EEWORLDEEWORLDEEWORLD

Part Number

Search

8430S10AYILF

Description
IC CLK GENERATOR PLL 48TQFP
Categorysemiconductor    Analog mixed-signal IC   
File Size1MB,30 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Environmental Compliance
Download Datasheet Parametric View All

8430S10AYILF Online Shopping

Suppliers Part Number Price MOQ In stock  
8430S10AYILF - - View Buy Now

8430S10AYILF Overview

IC CLK GENERATOR PLL 48TQFP

8430S10AYILF Parametric

Parameter NameAttribute value
PLLyes
The main purposeCavium Processor
enterLVCMOS, LVDS, LVPECL, LVTTL, SSTL, crystal
outputLVCMOS,LVDS,LVTTL
Number of circuits1
Ratio - Input:Output2:10
Differential - Input:OutputYes Yes
Frequency - maximum133.33MHz
Voltage - Power3.135 V ~ 3.465 V
Operating temperature-40°C ~ 85°C
Installation typesurface mount
Package/casing48-TQFP Exposed Pad
Supplier device packaging48-PTQFP-EP(7x7)
Clock Generator for Cavium Processors
ICS8430S10I
DATA SHEET
General Description
The ICS8430S10I is a PLL-based clock generator specifically
designed for Cavium Networks SoC processors. This high
performance device is optimized to generate the processor core
reference clock, the DDR reference clocks, the PCI/PCI-X bus
clocks, and the clocks for both the Gigabit Ethernet MAC and PHY.
The clock generator offers ultra low-jitter, low-skew clock outputs,
and edge rates that easily meet the input requirements for the
CN30XX/ CN31XX/CN38XX/CN58XX processors. The output
frequencies are generated from a 25MHz external input source or an
external 25MHz parallel resonant crystal. The extended temperature
range of the ICS8430S10I supports telecommunication, networking,
and storage requirements.
Features
One selectable clock for DDR 400/533/667, LVPECL/LVDS
interface levels
Nine LVCMOS/ LVTTL outputs, 15Ω typical output impedance
Selectable external crystal or differential input source
Crystal oscillator interface designed for 25MHz, parallel resonant
crystal
Differential input pair (CLK, nCLK) accepts LVPECL, LVDS, SSTL
input levels
Internal resistor bias on nCLK pin allows the user to drive CLK
input with external single-ended (LVCMOS/ LVTTL) input levels
Power output supply modes
LVDS and LVPECL – full 3.3V
LVCMOS – full 3.3V or mixed 3.3V core/2.5V output
-40°C to 85°C ambient operating temperature
Available in lead-free (RoHS 6) package
Applications
Systems using Cavium Processors
CPE Gateway Design
Home Media Servers
802.11n AP or Gateway
SOHO Secure Gateway
SOHO SME Gateway
V
DDO_REF
nOE_E
GND
QREF0
QREF1
Pin Assignment
QREF2
LVDS_SEL
GND
QE
V
DDO_E
V
DDO_CD
QC
QD0
QD1
CORE_SEL
GND
GND
MR/ nOE_REF
V
DDO_B
QB0
QB1
V
DDO_B
GND
V
DDO_REF
Wireless Soho and SME VPN Solutions
Wired and Wireless Network Security
Web Servers and Exchange Servers
V
DD
nOE_D
GND
nPLL_SEL
XTAL_IN
XTAL_OUT
nXTAL_SEL
CLK
nCLK
nOE_C
nOE_B
GND
48 47 46 45 44 43 42 41 40 39 38 37
36
35
34
ICS8430S10I
33
48-Pin TQFP, E-Pad
32
5
7mm x 7mm x 1mm
6
31
7
30
package body
8
29
Y Package
9
28
Top View
10
27
26
11
12
25
13 14 15 16 17 18 19 20 21 22 23 24
1
2
3
4
nOE_A
SPI_SEL1
DDR_SEL1
DDR_SEL0
nQA
SPI_SEL0
PCI_SEL1
PCI_SEL0
QA
V
DD
V
DDA
V
DD
ICS8430S10AYI REVISION B JANUARY 14, 2011
1
©2011 Integrated Device Technology, Inc.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2475  2450  2307  241  510  50  47  5  11  34 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号