EEWORLDEEWORLDEEWORLD

Part Number

Search

74LVC2G74GF,115

Description
IC FF D-TYPE SNGL 1BIT 8XSON
Categorylogic    logic   
File Size828KB,25 Pages
ManufacturerNexperia
Websitehttps://www.nexperia.com
Download Datasheet Parametric Compare View All

74LVC2G74GF,115 Overview

IC FF D-TYPE SNGL 1BIT 8XSON

74LVC2G74GF,115 Parametric

Parameter NameAttribute value
Brand NameNexperia
MakerNexperia
Parts packaging codeSON
package instructionVSON,
Contacts8
Manufacturer packaging codeSOT1089
Reach Compliance Codecompliant
Samacsys Description74LVC2G74 - Single D-type flip-flop with set and reset; positive edge trigger@en-us
seriesLVC/LCX/Z
JESD-30 codeR-PDSO-N8
JESD-609 codee3
length1.35 mm
Logic integrated circuit typeD FLIP-FLOP
Humidity sensitivity level1
Number of digits1
Number of functions1
Number of terminals8
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
Output polarityCOMPLEMENTARY
Package body materialPLASTIC/EPOXY
encapsulated codeVSON
Package shapeRECTANGULAR
Package formSMALL OUTLINE, VERY THIN PROFILE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
propagation delay (tpd)13.4 ns
Maximum seat height0.5 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)1.65 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal surfaceTin (Sn)
Terminal formNO LEAD
Terminal pitch0.35 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
Trigger typePOSITIVE EDGE
width1 mm
minfmax200 MHz
74LVC2G74
Single D-type flip-flop with set and reset; positive edge trigger
Rev. 11 — 15 December 2016
Product data sheet
1. General description
The 74LVC2G74 is a single positive-edge triggered D-type flip-flop with individual data (D)
inputs, clock (CP) inputs, set (SD) and reset (RD) inputs, and complementary Q and Q
outputs.
This device is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry disables the output, preventing damaging backflow current through the device
when it is powered down.
The set and reset are asynchronous active LOW inputs and operate independently of the
clock input. Information on the data input is transferred to the Q output on the
LOW-to-HIGH transition of the clock pulse. The D inputs must be stable, one set-up time
prior to the LOW-to-HIGH clock transition for predictable operation.
Schmitt-trigger action at all inputs makes the circuit highly tolerant of slower input rise and
fall times.
2. Features and benefits
Wide supply voltage range from 1.65 V to 5.5 V
5 V tolerant inputs for interfacing with 5 V logic
High noise immunity
Complies with JEDEC standard:
JESD8-7 (1.65 V to 1.95 V)
JESD8-5 (2.3 V to 2.7 V)
JESD8-B/JESD36 (2.7 V to 3.6 V)
24
mA output drive (V
CC
= 3.0 V)
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V
CMOS low power consumption
Latch-up performance exceeds 250 mA
Direct interface with TTL levels
Inputs accept voltages up to 5 V
Multiple package options
Specified from
40 C
to +85
C
and
40 C
to +125
C

74LVC2G74GF,115 Related Products

74LVC2G74GF,115 74LVC2G74GT,115
Description IC FF D-TYPE SNGL 1BIT 8XSON IC FF D-TYPE SNGL 1BIT 8XSON
Brand Name Nexperia Nexperia
Parts packaging code SON SON
package instruction VSON, VSON,
Contacts 8 8
Manufacturer packaging code SOT1089 SOT833-1
Reach Compliance Code compliant compliant
series LVC/LCX/Z LVC/LCX/Z
JESD-30 code R-PDSO-N8 R-PDSO-N8
JESD-609 code e3 e3
length 1.35 mm 1.95 mm
Logic integrated circuit type D FLIP-FLOP D FLIP-FLOP
Humidity sensitivity level 1 1
Number of digits 1 1
Number of functions 1 1
Number of terminals 8 8
Maximum operating temperature 125 °C 125 °C
Minimum operating temperature -40 °C -40 °C
Output polarity COMPLEMENTARY COMPLEMENTARY
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code VSON VSON
Package shape RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE, VERY THIN PROFILE SMALL OUTLINE, VERY THIN PROFILE
Peak Reflow Temperature (Celsius) NOT SPECIFIED 260
propagation delay (tpd) 13.4 ns 13.4 ns
Maximum seat height 0.5 mm 0.5 mm
Maximum supply voltage (Vsup) 5.5 V 5.5 V
Minimum supply voltage (Vsup) 1.65 V 1.65 V
Nominal supply voltage (Vsup) 1.8 V 1.8 V
surface mount YES YES
technology CMOS CMOS
Temperature level AUTOMOTIVE AUTOMOTIVE
Terminal surface Tin (Sn) Tin (Sn)
Terminal form NO LEAD NO LEAD
Terminal pitch 0.35 mm 0.5 mm
Terminal location DUAL DUAL
Maximum time at peak reflow temperature NOT SPECIFIED 40
Trigger type POSITIVE EDGE POSITIVE EDGE
width 1 mm 1 mm
minfmax 200 MHz 200 MHz

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2919  2736  2772  1164  1314  59  56  24  27  45 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号