EEWORLDEEWORLDEEWORLD

Part Number

Search

17S150ASC

Description
197696 X 1 CONFIGURATION MEMORY, PDIP8
Categorystorage   
File Size174KB,8 Pages
ManufacturerXILINX
Websitehttps://www.xilinx.com/
Download Datasheet Parametric View All

17S150ASC Overview

197696 X 1 CONFIGURATION MEMORY, PDIP8

17S150ASC Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals8
Maximum operating temperature70 Cel
Minimum operating temperature0.0 Cel
Maximum supply/operating voltage3.6 V
Minimum supply/operating voltage3 V
Rated supply voltage3.3 V
Processing package descriptionPLASTIC, DIP-8
stateACTIVE
CraftsmanshipCMOS
packaging shapeRECTANGULAR
Package SizeIN-LINE
Terminal formTHROUGH-HOLE
Terminal spacing2.54 mm
terminal coatingTIN LEAD
Terminal locationDUAL
Packaging MaterialsPLASTIC/EPOXY
Temperature levelCOMMERCIAL
memory width1
organize197696 X 1
storage density197696 deg
operating modeSYNCHRONOUS
Number of digits197696 words
Number of digits197696
Memory IC typeCONFIGURATION MEMORY
serial parallelSERIAL
0
R
Spartan-II/Spartan-IIE Family OTP
Configuration PROMs (XC17S00A)
0
5
DS078 (v1.10) June 25, 2007
Product Specification
Features
Configuration one-time programmable (OTP) read-only
memory designed to store configuration bitstreams for
Spartan™-II/Spartan-IIE FPGA devices
Simple interface to the Spartan device
Programmable reset polarity (active High or active Low)
Low-power CMOS floating gate process
3.3V PROM
Available in compact plastic 8-pin DIP, 8-pin VOIC,
20-pin SOIC, or 44-pin VQFP packages
Programming support by leading programmer
manufacturers
Design support using the Xilinx Alliance and
Foundation™ series software packages
Guaranteed 20-year life data retention
Pb-free (RoHS-compliant) packaging available
Introduction
The XC17S00A family of PROMs provide an easy-to-use,
cost-effective method for storing Spartan-II/Spartan-IIE
device configuration bitstreams.
When the Spartan device is in Master Serial mode, it
generates a configuration clock that drives the Spartan
PROM. A short access time after the rising clock edge, data
appears on the PROM DATA output pin that is connected to
the Spartan device D
IN
pin. The Spartan device generates
Spartan-II/IIE FPGA
XC2S15
XC2S30
XC2S50
XC2S100
XC2S150
XC2S200
XC2S50E
XC2S100E
XC2S150E
(1)
XC2S200E
XC2S300E
XC2S400E
XC2S600E
Notes:
1.
2.
Due to the higher configuration bit requirements of the XC2S150E device, an XC17S200A PROM is required to configure this FPGA.
See XC17V00 series configuration PROMs data sheet at:
http://direct.xilinx.com/bvdocs/publications/ds073.pdf
the appropriate number of clock pulses to complete the
configuration. Once configured, it disables the PROM.
When a Spartan device is in Slave Serial mode, the PROM
and the Spartan device must both be clocked by an
incoming signal.
For device programming, either the Xilinx Alliance or the
Spartan device design file into a standard HEX format which
is then transferred to most commercial PROM programmers.
Compatible Spartan-II/IIE PROM
XC17S15A
XC17S30A
XC17S50A
XC17S100A
XC17S150A
XC17S200A
XC17S50A
XC17S100A
XC17S200A
XC17S200A
XC17S300A
XC17V04
(2)
XC17V04
(2)
Configuration Bits
197,696
336,768
559,200
781,216
1,040,096
1,335,840
630,048
863,840
1,134,496
1,442,016
1,875,648
2,693,440
3,961,632
© 2000-2002, 2005, 2007 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at
http://www.xilinx.com/legal.htm.
PowerPC is a trademark of IBM, Inc. All other trademarks are the property of their respective owners. All specifications are subject to change without notice.
DS078 (v1.10) June 25, 2007
Product Specification
www.xilinx.com
1
About the problem of incorrect operation of external interrupts under uC/OS-II
Hello everyone, I am recently writing a ZLG7290, 12864 and ARM7 LPC2138 to realize the keyboard input and display functions. This module is the basis of the whole system, but now there is a problem th...
weisheihuozhe Embedded System
FIFO problem of vivado2018.1
[align=left]The question is in the attachment. [/align]...
dreamandactual FPGA/CPLD
[Renesas R7F0C80212 Trial] Step by step to play with R7F0C80212 Part 3 Development Environment Construction
[color=#ff0000]1. Set up the programming environment: [/color]Click the [Start] button, point to [Programs], [Renesas Electronics CubeSuite+], [Programming Tools], [Renesas Flash Programmer Vx.xx], cl...
陌路绝途 Renesas Electronics MCUs
[RT-Thread reading notes] (1) Thread initialization and linked list
[i=s] This post was last edited by dong2213dong on 2019-4-25 21:23 [/i] The previous note introduced the concepts of thread, thread stack, and thread control block. A thread is a piece of program code...
dong2213dong Embedded System
About datagrid display problem
Experts, please look at the following program: Dim ds As New DataSet Dim Ada As SqlCeDataAdapter Dim connString As String = "Data Source =\storage cardggl\data\biaozhun.sdf;" Dim cb As New SqlCeComman...
guangtonggg Embedded System
Motor driver board problem
[size=5]I would like to ask for advice from you teachers. [/size] [size=5]Hello teachers, the circuit diagram of my motor driver board is given in the attachment. The driver board also has the inverte...
studyking Motor Drive Control(Motor Control)

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1072  199  1327  2658  1221  22  4  27  54  25 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号