EEWORLDEEWORLDEEWORLD

Part Number

Search

ZL50019QCG1

Description
TELECOM, DIGITAL TIME SWITCH, PBGA256
CategoryWireless rf/communication    Telecom circuit   
File Size867KB,121 Pages
ManufacturerZarlink Semiconductor (Microsemi)
Websitehttp://www.zarlink.com/
Download Datasheet Parametric Compare View All

ZL50019QCG1 Online Shopping

Suppliers Part Number Price MOQ In stock  
ZL50019QCG1 - - View Buy Now

ZL50019QCG1 Overview

TELECOM, DIGITAL TIME SWITCH, PBGA256

ZL50019QCG1 Parametric

Parameter NameAttribute value
package instructionLFQFP,
Reach Compliance Codeunknow
JESD-30 codeS-PQFP-G256
JESD-609 codee3
length28 mm
Number of functions1
Number of terminals256
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeLFQFP
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE, FINE PITCH
Certification statusNot Qualified
Maximum seat height1.6 mm
Nominal supply voltage1.8 V
surface mountYES
Telecom integrated circuit typesDIGITAL TIME SWITCH
Temperature levelINDUSTRIAL
Terminal surfaceMATTE TIN
Terminal formGULL WING
Terminal pitch0.4 mm
Terminal locationQUAD
width28 mm
Base Number Matches1
ZL50019
Enhanced 2 K Digital Switch with
Stratum 4E DPLL
Data Sheet
Features
2048 channel x 2048 channel non-blocking digital
Time Division Multiplex (TDM) switch at 8.192
and 16.384 Mbps or using a combination of ports
running at 2.048, 4.096, 8.192 and 16.384 Mbps
32 serial TDM input, 32 serial TDM output
streams
Integrated Digital Phase-Locked Loop (DPLL)
exceeds Telcordia GR-1244-CORE Stratum 4E
specifications
Output clocks have less than 1 ns of jitter (except
for the 1.544 MHz output)
DPLL provides holdover, freerun and jitter
attenuation features with four independent
reference source inputs
Exceptional input clock cycle to cycle variation
tolerance (20 ns for all rates)
Output streams can be configured as bi-
directional for connection to backplanes
V
DD_CORE
V
DD_IO
V
DD_COREA
V
DD_IOA
November 2006
Ordering Information
ZL50019GAC
256 Ball PBGA
Trays
ZL50019QCC
256 Lead LQFP
Trays
ZL50019QCG1 256 Lead LQFP* Trays, Bake &
Drypack
ZL50019GAG2
256 Ball PBGA** Trays, Bake &
Drypack
*Pb Free Matte Tin
**Pb Free Tin/Silver/Copper
-40°C to +85°C
Per-stream input and output data rate conversion
selection at 2.048, 4.096, 8.192 or 16.384 Mbps.
Input and output data rates can differ
Per-stream high impedance control outputs
(STOHZ) for 16 output streams
Per-stream input bit delay with flexible sampling
point selection
Per-stream output bit and fractional bit
advancement
V
SS
RESET
ODE
STi[31:0]
FPi
CKi
MODE_4M0
MODE_4M1
REF0
REF1
REF2
REF3
REF_FAIL0
REF_FAIL1
REF_FAIL2
REF_FAIL3
S/P Converter
Data Memory
P/S Converter
STio[31:0]
Input Timing
Connection Memory
Output HiZ
Control
STOHZ[15:0]
DPLL
Output Timing
FPo[3:0]
CKo[5:0]
FPo_OFF[2:0]
OSC_EN
OSC
Internal Registers &
Microprocessor Interface
Test Port
TDi
OSCo
DS_RD
R/W_WR
Figure 1 - ZL50019 Functional Block Diagram
Zarlink Semiconductor US Patent No. 5,602,884, UK Patent No. 0772912,
France Brevete S.G.D.G. 0772912; Germany DBP No. 69502724.7-08
1
Zarlink Semiconductor Inc.
Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.
Copyright 2004-2006, Zarlink Semiconductor Inc. All Rights Reserved.
MOT_INTEL
DTA_RDY
D[15:0]
A[13:0]
OSCi
TRST
TMS
TCK
TDo
IRQ
CS

ZL50019QCG1 Related Products

ZL50019QCG1 ZL50019 ZL50019QCC ZL50019GAC
Description TELECOM, DIGITAL TIME SWITCH, PBGA256 TELECOM, DIGITAL TIME SWITCH, PBGA256 TELECOM, DIGITAL TIME SWITCH, PBGA256 TELECOM, DIGITAL TIME SWITCH, PBGA256
length 28 mm 17 mm 28 mm 17 mm
Number of functions 1 1 1 1
Number of terminals 256 256 256 256
Maximum operating temperature 85 °C 85 Cel 85 °C 85 °C
Minimum operating temperature -40 °C -40 Cel -40 °C -40 °C
surface mount YES YES YES YES
Temperature level INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
Terminal form GULL WING BALL GULL WING BALL
Terminal location QUAD BOTTOM QUAD BOTTOM
width 28 mm 17 mm 28 mm 17 mm
package instruction LFQFP, - LFQFP, QFP256,1.2SQ,16 BGA, BGA256,16X16,40
Reach Compliance Code unknow - compli compli
JESD-30 code S-PQFP-G256 - S-PQFP-G256 S-PBGA-B256
JESD-609 code e3 - e0 e0
Package body material PLASTIC/EPOXY - PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code LFQFP - LFQFP BGA
Package shape SQUARE - SQUARE SQUARE
Package form FLATPACK, LOW PROFILE, FINE PITCH - FLATPACK, LOW PROFILE, FINE PITCH GRID ARRAY
Certification status Not Qualified - Not Qualified Not Qualified
Maximum seat height 1.6 mm - 1.6 mm 1.8 mm
Nominal supply voltage 1.8 V - 1.8 V 1.8 V
Telecom integrated circuit types DIGITAL TIME SWITCH - DIGITAL TIME SWITCH DIGITAL TIME SWITCH
Terminal surface MATTE TIN - Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
Terminal pitch 0.4 mm - 0.4 mm 1 mm
Base Number Matches 1 - 1 1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2034  2800  2353  1763  2420  41  57  48  36  49 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号