EEWORLDEEWORLDEEWORLD

Part Number

Search

510CBA1M00000AAG

Description
SINGLE FREQUENCY XO, OE PIN 2 (O
CategoryPassive components   
File Size683KB,31 Pages
ManufacturerSilicon Laboratories Inc
Download Datasheet Parametric View All

510CBA1M00000AAG Online Shopping

Suppliers Part Number Price MOQ In stock  
510CBA1M00000AAG - - View Buy Now

510CBA1M00000AAG Overview

SINGLE FREQUENCY XO, OE PIN 2 (O

510CBA1M00000AAG Parametric

Parameter NameAttribute value
typeXO (Standard)
frequency1MHz
Functionenable/disable
outputCMOS
Voltage - Power3.3V
frequency stability±25ppm
Absolute pulling range (APR)-
Operating temperature-40°C ~ 85°C
Current - Power (maximum)26mA
grade-
Installation typesurface mount
Package/casing4-SMD, no leads
size/dimensions0.276" long x 0.197" wide (7.00mm x 5.00mm)
Height - Installation (maximum)0.071"(1.80mm)
Current - Power (disabled) (maximum)18mA
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z TO
2 5 0 M H
Z
Features
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7, 3.2 x 5,
and 2.5 x 3.2 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
2.5x3.2mm
5x7mm and 3.2x5mm
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.4 6/18
Copyright © 2018 by Silicon Laboratories
Si510/511
Could you please tell me about the role of sequence number in AODV network protocol?
I have seen many documents saying that the sequence number can solve the loop problem, but how do I find that it only works with the latest route, and the loop problem is guaranteed by the ID of the R...
dltskp Embedded System
[Repost] Popular Science of Components: Inductors
[align=left][font=微软雅黑]An inductor is a component that can convert electrical energy into magnetic energy and store it. It has the characteristics of preventing alternating current from passing throug...
皇华Ameya360 Energy Infrastructure?
How to add stimulus files in quartus?
Is it only possible to add incentives manually? How to write incentive files ? Where to write them? How to run them? Thank you everyone...
eeleader-mcu FPGA/CPLD
Very useful PCB information found on the Internet
I found some information on the Internet, extracted from blue_angel_cl's Blog, which I find very helpful and the summary is quite detailed....
tzliuzhen PCB Design
【Teaching Embedded Linux from Scratch】Episode 17
Lesson 17: How to send files to the development board via NFS network 1. Set the virtual machine's network to bridge 242305 242306 2. After automatically obtaining the IP address, the development boar...
babyking Embedded System
Multifunctional counter——Huang Genchun
[i=s]This post was last edited by paulhyde on 2014-9-15 03:16[/i] This is Problem C of the 2008 competition....
小瑞 Electronics Design Contest

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 786  1389  755  2809  1894  16  28  57  39  10 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号