EEWORLDEEWORLDEEWORLD

Part Number

Search

SI5335B-B03338-GM

Description
4-OUTPUT, ANY FREQUENCY(<200MHZ)
Categorysemiconductor    Analog mixed-signal IC   
File Size2MB,47 Pages
ManufacturerSilicon Laboratories Inc
Download Datasheet Parametric View All

SI5335B-B03338-GM Online Shopping

Suppliers Part Number Price MOQ In stock  
SI5335B-B03338-GM - - View Buy Now

SI5335B-B03338-GM Overview

4-OUTPUT, ANY FREQUENCY(<200MHZ)

SI5335B-B03338-GM Parametric

Parameter NameAttribute value
Installation typesurface mount
Package/casing24-VFQFN Exposed Pad
Supplier device packaging24-QFN(4x4)
Si5335
W
EB
-C
USTOMIZABLE
, A
NY
- F
REQUENCY
, A
NY
- O
U TP U T
Q
UAD
C
LOCK
G
ENERATOR
/B
U FF E R
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis of four frequencies
Configurable as a clock generator or
clock buffer device
Three independent, user-assignable, pin-
selectable device configurations
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS
Flexible input reference:

External

CMOS
crystal: 25 or 27 MHz
input: 10 to 200 MHz

SSTL/HSTL input: 10 to 350 MHz

Differential input: 10 to 350 MHz
1 to 250 MHz
1 to 200 MHz

SSTL/HSTL: 1 to 350 MHz

CMOS:
24
23
22
21
20
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
Wide temperature range: –40 to
+85 °C
XA/CLKIN
1
XB/CLKINB
2
P3
3
GND
4
GND
GND
Pad
Applications
Description
The Si5335 is a highly flexible clock generator capable of synthesizing four completely
non-integer-related frequencies up to 350 MHz. The device has four banks of outputs
with each bank supporting one differential pair or two single-ended outputs. Using
Silicon Laboratories' patented MultiSynth fractional divider technology, all outputs are
guaranteed to have 0 ppm frequency synthesis error regardless of configuration,
enabling the replacement of multiple clock ICs and crystal oscillators with a single
device. The Si5335 supports up to three independent, pin-selectable device
configurations, enabling one device to replace three separate clock generators or
buffer ICs. To ease system design, up to five user-assignable and pin-selectable
control pins are provided, supporting PCIe-compliant spread spectrum control, master
and/or individual output enables, frequency plan selection, and device reset. Two
selectable PLL loop bandwidths support jitter attenuation in applications, such as PCIe
and DSL. Through its flexible ClockBuilder™ (www.silabs.com/ClockBuilder) web
configuration utility, factory-customized, pin-controlled devices are available in two
weeks without minimum order quantity restrictions. Measuring PCIe clock jitter is quick
and easy with the Silicon Labs PCIe Clock Jitter Tool. Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.4 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
CLK3B
CLK3A
Ethernet switch/router
PCI Express Gen 1/2/3/4
PCIe jitter attenuation
DSL jitter attenuation
Broadcast video/audio timing
Processor and FPGA clocking
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
P5
5
P6
6
7
8
9
10
11
12
VDD
LOS
P1
P2

HCSL:

45
mA (PLL mode)

12 mA (Buffer mode)
CLK0A
CLK0B
VDD
VDDO0

LVPECL/LVDS/CML:
1 to 350 MHz
RSVD_GND
Independently configurable outputs
support any frequency or format:
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Up to five user-assignable pin
functions simplify system design:
SSENB (spread spectrum control),
RESET, Master OEB or OEB per pin,
and Frequency plan select
(FS1, FS0)
Loss of signal alarm
PCIe Gen 1/2/3/4 common clock
compliant
PCIe Gen 3 SRNS Compliant
Two selectable loop bandwidth
settings: 1.6 MHz or 475 kHz
Easy to customize with web-based
utility
Small size: 4 x 4 mm, 24-QFN
Low power (core):
Ordering Information:
See page 41.
Pin Assignments
Top View
Si5335
C2000 Posting
C2000 post is here. After a few days of study, I finally finished it....
wdlm456 Microcontroller MCU
Looking for Bluetooth development engineer with monthly salary of 10,000 yuan [Shanghai]
Our company is looking for a Bluetooth development engineer for Linux. The company is located near Zhongshan Park in Shanghai. Salary: 10,000 RMB/month. Job requirements: 1. Proficient in LINUX system...
poonhm Embedded System
Has anyone used GaN power devices?
Gallium nitride (GaN) material has a bandgap width three times that of Si material, a critical breakdown electric field 10 times that of Si, and a saturation drift velocity 2.5 times that of Si. In pa...
buildele Power technology
I want to be an engineer
I am now a freshman and will soon be a sophomore. I want to take a certificate after graduation. What should I learn in these few years? It would be best if you can be more specific. I want to learn b...
傻傻的熊猫 Recruitment
This is how the bus card is used
RFID technology is divided into active RFID, passive RFID and semi-active RFID. Passive RFID is the most widely used in the world. The bus card is a typical passive RFID card. It does not have its own...
soso RF/Wirelessly
How to read the memory data to the chip's data port DOUT on the rising edge of pulse RD?
Can this pulse signal be used directly as a clock? ? For example, if we write: always @(posedge RD ) DOUT_EN==1'b1; to generate an enable signal, do we need to create a clock for this RD during synthe...
eeleader-mcu FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 907  1459  139  1063  415  19  30  3  22  9 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号