EEWORLDEEWORLDEEWORLD

Part Number

Search

SIT9120AC-2B2-XXE200.000000D

Description
-20 TO 70C, 3225, 25PPM, 2.25V-3
CategoryPassive components   
File Size480KB,13 Pages
ManufacturerSiTime
Environmental Compliance
Download Datasheet Parametric View All

SIT9120AC-2B2-XXE200.000000D Overview

-20 TO 70C, 3225, 25PPM, 2.25V-3

SIT9120AC-2B2-XXE200.000000D Parametric

Parameter NameAttribute value
Installation typesurface mount
Package/casing6-SMD, no leads
size/dimensions0.126" long x 0.098" wide (3.20mm x 2.50mm)
Height - Installation (maximum)0.032"(0.80mm)
SiT9120
Standard Frequency Differential Oscillator
The Smart Timing Choice
The Smart Timing Choice
Features
Applications
31 standard frequencies from 25 MHz to 212.5 MHz
LVPECL and LVDS output signaling types
0.6 ps RMS phase jitter (random) over 12 kHz to 20 MHz bandwidth
Frequency stability as low as ±10 ppm
Industrial and extended commercial temperature ranges
Industry-standard packages: 3.2x2.5, 5.0x3.2 and 7.0x5.0 mmxmm
For any other frequencies between 1 to 625 MHz, refer to SiT9121
and SiT9122 datasheet
10GB Ethernet, SONET, SATA, SAS, Fibre Channel,
PCI-Express
Telecom, networking, instrumentation, storage, servers
Electrical Characteristics
Parameter and Conditions
Supply Voltage
Symbol
Vdd
Min.
2.97
2.25
2.25
Output Frequency Range
Frequency Stability
f
F_stab
25
-10
-20
-25
-50
First Year Aging
10-year Aging
Operating Temperature Range
Input Voltage High
Input Voltage Low
Input Pull-up Impedance
Start-up Time
Resume Time
Duty Cycle
Current Consumption
OE Disable Supply Current
Output Disable Leakage Current
Standby Current
Maximum Output Current
Output High Voltage
Output Low Voltage
Output Differential Voltage Swing
Rise/Fall Time
OE Enable/Disable Time
RMS Period Jitter
F_aging1
F_aging10
T_use
VIH
VIL
Z_in
T_start
T_resume
DC
Idd
I_OE
I_leak
I_std
I_driver
VOH
VOL
V_Swing
Tr, Tf
T_oe
T_jitt
-2
-5
-40
-20
70%
2
45
Vdd-1.1
Vdd-1.9
1.2
Typ.
3.3
2.5
100
6
6
61
1.6
300
1.2
1.2
1.2
0.6
Max.
3.63
2.75
3.63
212.5
+10
+20
+25
+50
+2
+5
+85
+70
30%
250
10
10
55
69
35
1
100
30
Vdd-0.7
Vdd-1.5
2.0
500
115
1.7
1.7
1.7
0.85
Unit
V
V
V
MHz
ppm
ppm
ppm
ppm
ppm
ppm
°C
°C
Vdd
Vdd
ms
ms
%
mA
mA
A
A
mA
V
V
V
ps
ns
ps
ps
ps
ps
25°C
25°C
Industrial
Extended Commercial
Pin 1, OE or ST
Pin 1, OE or ST
Pin 1, OE logic high or logic low, or ST logic high
Pin 1, ST logic low
Measured from the time Vdd reaches its rated minimum value.
In Standby mode, measured from the time ST pin crosses
50% threshold.
Contact SiTime for tighter duty cycle
Excluding Load Termination Current, Vdd = 3.3V or 2.5V
OE = Low
OE = Low
ST = Low, for all Vdds
Maximum average current drawn from OUT+ or OUT-
See Figure 1(a)
See Figure 1(a)
See Figure 1(b)
20% to 80%, see Figure 1(a)
f = 212.5 MHz - For other frequencies, T_oe = 100ns + 3 period
f = 100 MHz, VDD = 3.3V or 2.5V
f = 156.25 MHz, VDD = 3.3V or 2.5V
f = 212.5 MHz, VDD = 3.3V or 2.5V
f = 156.25 MHz, Integration bandwidth = 12 kHz to 20 MHz, all
Vdds
Excluding Load Termination Current, Vdd = 3.3V or 2.5V
OE = Low
See Figure 2
Termination schemes in Figures 1 and 2 - XX ordering code
See last page for list of standard frequencies
Inclusive of initial tolerance, operating temperature, rated power
supply voltage, and load variations
Condition
LVPECL and LVDS, Common Electrical Characteristics
LVPECL, DC and AC Characteristics
RMS Phase Jitter (random)
T_phj
LVDS, DC and AC Characteristics
Current Consumption
OE Disable Supply Current
Differential Output Voltage
Idd
I_OE
VOD
250
47
350
55
35
450
mA
mA
mV
SiTime Corporation
Rev. 1.06
990 Almanor Avenue, Sunnyvale, CA 94085
(408) 328-4400
www.sitime.com
Revised October 3, 2014
Interference of three-phase motor on circuit
:victory: Make a driver for the LCD screen. When the motor is not turned on, the display is normal and the icon flashes. Whenever the motor is started, the LCD display behaves like one with Alzheimer'...
simonprince Analog electronics
Warmly celebrate the publication of forum member coyoo's new book "FPGA Design Practice Exercise". Follow the thread to discuss and you will have a chance to win the new book!
[size=3][font=微软雅黑]Warmly celebrate the publication of forum member coyoo’s new book “FPGA Design Practice Exercises”[/font]{:1_124:}[font=微软雅黑], a special post for the book club! Previous posts: [/fo...
EEWORLD社区 FPGA/CPLD
JTAG debug mode exception handling
Appears during JTAG online debugging JLink Error: Can not read register XX (XXX) while CPU is running. Other debugging mode exceptions can also refer to the following analysis.Common problems: 1. In o...
fish001 Microcontroller MCU
What is EMF testing? What is the difference between EMF and EMC testing?
What is EMF testing?Electromagnetic fields (EMF) are electrical derivatives produced by electrical conductors and AC power. EMF surrounds electronic devices when the speed of charged particles changes...
深圳优耐检测 Mobile and portable
Problems encountered in cpld development
I recently used CPLD EMP3256 and programmed it in Verilog. The first time I wrote the program, it compiled and passed. I used 163 macros. Then I modified the program and added a 3-bit variable. The ne...
zhaonaiqiang Embedded System
arm-linux-gdb single-step debugging GNU assembly
I have always wanted to use GDB to single-step debug GNU assembly, but I could never find any information on this. After buying the development board, I spent a night thinking about it and finally I w...
zhouning201 ARM Technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2045  1868  2413  644  2418  42  38  49  13  53 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号