EEWORLDEEWORLDEEWORLD

Part Number

Search

530EA189M000BG

Description
LVPECL Output Clock Oscillator, 189MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size268KB,15 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530EA189M000BG Overview

LVPECL Output Clock Oscillator, 189MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530EA189M000BG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Is SamacsysN
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency189 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
Urgent - Can anyone tell me if there is an IP core or chip that can encode 20M input and 40M output?
Urgent... I would like to ask if there is any IP core or chip that can achieve 20Mbps input and 40Mbps output? Thank you! If I use cascade code, and require 20Mbps input and 40Mbps output, which solut...
tulipff RF/Wirelessly
According to my need to design product development using LM3S8962, today I will study the LM3S8962 I2C English document and share my experience as follows
The internal module diagram of I2C is as follows:As can be seen from the above module diagram, LM3S8962 supports both master and slave modes, corresponding to the external I2C bus. In this product des...
eeleader Microcontroller MCU
How to view the contents of the camera PreviewBuffer?
I have the virtual address of PreviewBuffer and want to use the following method to check what is in the memory. Why does it crash? Data Abort [code] int k; PBYTE addr; addr = (PBYTE)VitualAddr; while...
yhphxj Embedded System
Must-have! The most complete wireless communication frequency allocation table in history
1、5G NO2、LTE/LTE-Advanced/LTE-Advanced Pro3、 WCDMA/HSPA/HSPA+4、TD-SCDMA5、GSM/GPRS/EDGE/ EDGE Evolution/VAMOSRemark: P-GSM, benchmark GSM-900 frequency bandE-GSM, extended GSM-900 frequency band (inclu...
ohahaha RF/Wirelessly
About V5 PCIE interruption problem
XILINX Chinese document says that after cfg_interrupt_n and cfg_interrupt_assert_n are valid, when cfg_interrupt_rdy_n is valid, it means that the kernel has issued an interrupt. Later, it says that o...
eeleader FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1394  2569  2079  2622  239  29  52  42  53  5 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号