EEWORLDEEWORLDEEWORLD

Part Number

Search

8T49N285-999NLGI

Description
IC TRANSLATOR UNIV FREQ VFQFN
Categorysemiconductor    Analog mixed-signal IC   
File Size1MB,67 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Environmental Compliance
Download Datasheet Parametric Compare View All

8T49N285-999NLGI Online Shopping

Suppliers Part Number Price MOQ In stock  
8T49N285-999NLGI - - View Buy Now

8T49N285-999NLGI Overview

IC TRANSLATOR UNIV FREQ VFQFN

8T49N285-999NLGI Parametric

Parameter NameAttribute value
PLLWith bypass
enterHCSL, LVCMOS, LVDSM, LVHSTL, LVPECL, crystal
outputHSCL,LVCMOS,LVDS,LVPECL
Number of circuits1
Ratio - Input:Output3:8
Differential - Input:OutputYes Yes
Frequency - maximum1GHz
Frequency divider/multiplieryes/no
Voltage - Power2.375 V ~ 3.465 V
Operating temperature-40°C ~ 85°C
Installation typesurface mount
Package/casing56-VFQFN Exposed Pad
Supplier device packaging56-VFQFPN(8x8)
FemtoClock
®
NG Octal Universal
Frequency Translator
8T49N285
Datasheet
Description
The 8T49N285 has a fractional-feedback PLL that can be used as a
jitter attenuator or frequency translator. It is equipped with six integer
and two fractional output dividers, allowing the generation of up to 8
different output frequencies, ranging from 8kHz to 1GHz. Three of
these frequencies are completely independent of each other and the
inputs. The other five are related frequencies. The eight outputs may
select among LVPECL, LVDS, HCSL or LVCMOS output levels.
This functionality makes it ideal to be used in any frequency
translation application, including 1G, 10G, 40G, and 100G
Synchronous Ethernet, OTN, and SONET/SDH, including ITU-T
G.709 (2009) FEC rates. The device may also behave as a frequency
synthesizer.
The 8T49N285 accepts up to two differential or single-ended input
clocks and a crystal input. The PLL can lock to either input clock, but
both input clocks must be related in frequency.
The device supports hitless reference switching between input
clocks. The device monitors both input clocks for Loss of Signal
(LOS). It generates an alarm when an input clock failure is detected.
Automatic and manual hitless reference switching options are
supported. LOS behavior can be set to support gapped or un-gapped
clocks.
The 8T49N285 supports holdover with an initial accuracy of ±50ppB
from the point where the loss of all applicable input reference(s) has
been detected. It maintains a historical average operating point that
may be returned to in holdover at a limited phase slope.
The device places no constraints on input to output frequency
conversion, supporting all FEC rates, including the new revision of
ITU-T Recommendation G.709 (2009), most with 0ppm conversion
error.
The PLL has a register-selectable loop bandwidth from 1.4Hz to
360Hz.
Each output supports individual phase delay settings to allow
output-output alignment.
The device supports Output Enable inputs and Lock, Holdover and
LOS status outputs.
The device is programmable through an I
2
C interface. It also supports
I
2
C master capability to allow the register configuration to be read
from an external EEPROM.
Features
Supports SDH/SONET and Synchronous Ethernet clocks
including all FEC rate conversions
<0.3ps RMS typical jitter (including spurs),12kHz to 20MHz
Operating modes: locked to input signal, holdover and free-run
Initial holdover accuracy of ±50ppb
Accepts two LVPECL, LVDS, LVHSTL, HCSL or LVCMOS
input clocks
Accepts frequencies ranging from 8kHz up to 875MHz
Auto and manual input clock selection with hitless switching
Clock input monitoring, including support for gapped clocks
Phase-Slope Limiting and Fully Hitless Switching options to
control output phase transients
Operates from a 10MHz to 40MHz fundamental-mode crystal
Generates 8 LVPECL/LVDS/HCSL or 16 LVCMOS output clocks
Output frequencies ranging from 8kHz up to 1.0GHz (diff)
Output frequencies ranging from 8kHz to 250MHz (LVCMOS)
Four General Purpose I/O pins with optional support for status &
control:
Four Output Enable control inputs may be mapped to any of the
eight outputs
Lock, Holdover & Loss-of-Signal status outputs
Open-drain Interrupt pin
Nine programmable PLL loop bandwidth settings from 1.4Hz to
360Hz.
Optional Fast Lock function
Programmable output phase delays in steps as small as 16ps
Register programmable through I
2
C or via external I
2
C EEPROM
Bypass clock paths for system tests
Power supply modes
V
CC
/ V
CCA
/ V
CCO
3.3V / 3.3V / 3.3V
3.3V / 3.3V / 2.5V
3.3V / 3.3V / 1.8V (LVCMOS)
2.5V / 2.5V / 3.3V
2.5V / 2.5V / 2.5V
2.5V / 2.5V / 1.8V (LVCMOS)
-40°C to 85°C ambient operating temperature
Package: 56QFN, lead-free RoHs (6)
Typical Applications
OTN or SONET / SDH equipment Line cards (up to OC-192, and
supporting FEC ratios)
OTN de-mapping (Gapped Clock and DCO mode)
Gigabit and Terabit IP switches / routers including support of
Synchronous Ethernet
SyncE (G.8262) applications
Wireless base station baseband
Data communications
100G Ethernet
©2018 Integrated Device Technology, Inc.
1
January 31, 2018

8T49N285-999NLGI Related Products

8T49N285-999NLGI 8T49N285A-999NLGI 8T49N285A-998NLGI8 8T49N285A-999NLGI8 8T49N285A-998NLGI
Description IC TRANSLATOR UNIV FREQ VFQFN Clock Synthesizer / Jitter Cleaner FemtoClock NG UFT GR.1244 Stratum Clock Synthesizer / Jitter Cleaner FemtoClock NG UFT GR.1244 Stratum IC TRANSLATOR UNIV FREQ 56VFQFPN IC TRANSLATOR UNIV FREQ VFQFN
PLL With bypass - - With bypass With bypass
enter HCSL, LVCMOS, LVDSM, LVHSTL, LVPECL, crystal - - HCSL, LVCMOS, LVDSM, LVHSTL, LVPECL, crystal HCSL, LVCMOS, LVDSM, LVHSTL, LVPECL, crystal
output HSCL,LVCMOS,LVDS,LVPECL - - HSCL,LVCMOS,LVDS,LVPECL HSCL,LVCMOS,LVDS,LVPECL
Number of circuits 1 - - 1 1
Ratio - Input:Output 3:8 - - 3:8 3:8
Differential - Input:Output Yes Yes - - Yes Yes Yes Yes
Frequency - maximum 1GHz - - 1GHz 1GHz
Frequency divider/multiplier yes/no - - yes/no yes/no
Voltage - Power 2.375 V ~ 3.465 V - - 2.375 V ~ 3.465 V 2.375 V ~ 3.465 V
Operating temperature -40°C ~ 85°C - - -40°C ~ 85°C -40°C ~ 85°C
Installation type surface mount - - surface mount surface mount
Package/casing 56-VFQFN Exposed Pad - - 56-VFQFN Exposed Pad 56-VFQFN Exposed Pad
Supplier device packaging 56-VFQFPN(8x8) - - 56-VFQFPN(8x8) 56-VFQFPN(8x8)
Three gifts for registering for the conference | Live broadcast of Siemens' full-stack automotive semiconductor solutions - helping automakers form a closed R&D loop!
In 2020, the global technology industry has opened up a new battlefield, driving the rapid rise of market demand for technologies and applications such as 5G, AI, HPC, automotive electronics, machine ...
eric_wang Robotics Development
I'm starving, it's time for the engineers to eat! Here's a circuit board, which one do you want?
The wires are sweet, the LEDs are chewy, the chips are chocolatey, the power supply melts in your mouth, the pins are crunchy... This is not a tea party for mice. You can really enjoy a feast after bu...
蓝猫淘气 Energy Infrastructure?
ST releases its first 650MHZ dual-core processor
[size=3] The dual-core processor released by ST this time has a main frequency of up to 650MHZ, consisting of 32-bit ARM Cortex-A7 and/or Cortex-M3, and is mainly aimed at automotive-grade audio and v...
DavidZH stm32/stm8
About the ADC acquisition problem of MSP430F4
Straight to the point: I encountered two problems. 1. When using DTC with ADC10, I found that the data was strung. I opened two AD channels, and the data of AD0 and AD1 were reversed. I was very confu...
REMY Microcontroller MCU
How to control the camera pan/tilt movement through programming?
How to control the camera pan/tilt motion through programming? I am a novice and hope seniors can give me some advice....
wildaz Embedded System
GPRS remote meter reading system problems
Electricity meter, GPRS module, computer. Using Delphi socket programming. May I ask: Does the server (PC) only need to set up the GPRS module and initialize it, or does it also need to set the baud r...
zong_ming Embedded System

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2840  2615  1151  1524  1553  58  53  24  31  32 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号