EEWORLDEEWORLDEEWORLD

Part Number

Search

M4A3-192/96-6VNC

Description
IC CPLD 192MC 6NS 144TQFP
CategoryProgrammable logic devices    Programmable logic   
File Size2MB,13 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Environmental Compliance
Download Datasheet Parametric View All

M4A3-192/96-6VNC Overview

IC CPLD 192MC 6NS 144TQFP

M4A3-192/96-6VNC Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerLattice
Parts packaging codeQFP
package instructionLFQFP, QFP144,.87SQ,20
Contacts144
Reach Compliance Codecompliant
ECCN codeEAR99
Other featuresYES
maximum clock frequency102 MHz
In-system programmableYES
JESD-30 codeS-PQFP-G144
JESD-609 codee3
JTAG BSTYES
length20 mm
Humidity sensitivity level3
Dedicated input times16
Number of I/O lines96
Number of macro cells192
Number of terminals144
Maximum operating temperature70 °C
Minimum operating temperature
organize16 DEDICATED INPUTS, 96 I/O
Output functionMACROCELL
Package body materialPLASTIC/EPOXY
encapsulated codeLFQFP
Encapsulate equivalent codeQFP144,.87SQ,20
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)260
power supply3.3 V
Programmable logic typeEE PLD
propagation delay6 ns
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceMatte Tin (Sn)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width20 mm
Base Number Matches1
PCB Layout Recommendations
for Leaded Packages
October 2013
Technical Note TN1257
Introduction
This document provides general PCB layout guidance for Lattice QFP (Quad Flat Package) and QFN (Quad Flat
No Lead) products. Table 1 below lists the common nomenclature for different types of packages. As it is antici-
pated that users may have specific PCB design rules and requirements, the recommendations made herein should
be considered as reference guidelines only.
When designing a PCB for a QFN or QFP package, the following primary factors can affect the successful package
mounting on the board:
• Perimeter Land Pad and Trace Design
• Stencil design
• Type of vias
• Board thickness
• Lead finish on the package
• Surface finish on the board
• Type of solder paste
• Reflow profile
Table 1. Leaded Package Types
Package Type
QFN
DR-QFN
QFP
PQFP
TQFP
Description
Quad Flat No Lead.
Plastic package with flat lead frame base coplanar along its bottom side.
Dual Row-Quad Flat No Lead.
QFN package that has two row staggered contacts.
Quad Flat Package.
Plastic package with “gull wing” leads extending from four sides of the body.
Plastic Quad Flat Package.
QFP with body thickness from 2.0mm and above.
Thin Quad Flat Package.
QFP with thin body profile typical at 1.40mm and 1.0mm.
© 2013 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
tn1257_01.3
Problem with simulation
I think it's a font problem, please help! The program and simulation (protues) are in the attachment....
结束是开始 51mcu
100 sets of Pingtouge RVB2601 RISC-V boards are coming in the new year, bring creativity~
Attention, friends on the road, at work, and at home, Pingtou Ge's 100 sets of RISC-V ecological development board RVB2601 are worth 390 yuan. The New Year is coming. Submit your ideas now and you wil...
EEWORLD社区 Domestic Chip Exchange
All information on the first day of DSP training
The materials for the first day are divided into two parts, one is the learning materials, and the other is the source code for the practice assignments....
呱呱 DSP and ARM Processors
CC2540 Development Example 4
...
gaoyang9992006 RF/Wirelessly
Capsizing in the gutter - copper pouring is risky
I was in a rush to deliver goods. I didn’t have time for the sample. I just made a small batch and poured copper. I made a mistake in a hurry. The ground terminal of the Kelvin sampling was poured. Wh...
PowerAnts PCB Design

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1876  101  1372  441  676  38  3  28  9  14 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号