EEWORLDEEWORLDEEWORLD

Part Number

Search

550MD550M000DG

Description
VCXO; DIFF/SE; SINGLE FREQ; 10-1
CategoryPassive components   
File Size458KB,15 Pages
ManufacturerSilicon Laboratories Inc
Download Datasheet Parametric View All

550MD550M000DG Online Shopping

Suppliers Part Number Price MOQ In stock  
550MD550M000DG - - View Buy Now

550MD550M000DG Overview

VCXO; DIFF/SE; SINGLE FREQ; 10-1

550MD550M000DG Parametric

Parameter NameAttribute value
typeVCXO
frequency550MHz
Functionenable/disable
outputLVPECL
Voltage - Power3.3V
frequency stability±50ppm
Absolute pulling range (APR)±80ppm
Operating temperature-40°C ~ 85°C
Current - Power (maximum)130mA
grade-
Installation typesurface mount
Package/casing6-SMD, no leads
size/dimensions0.276" long x 0.197" wide (7.00mm x 5.00mm)
Height - Installation (maximum)0.071"(1.80mm)
Current - Power (disabled) (maximum)75mA
Si550
R
EVISION
D
V
O L TAG E
- C
ONTR OLLED
C
RYSTAL
O
S C I L L A T O R
(VCXO)
10 MH
Z TO
1 . 4 G H
Z
Features
Available with any frequency from
10 to 945 MHz and select
frequencies to 1.4 GHz
3rd generation DSPLL
®
with
superior jitter performance (0.5 ps)
3x better temperature stability than
SAW-based oscillators
Excellent PSRR performance
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 10.
Applications
SONET/SDH
xDSL
10 GbE LAN/WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Pin Assignments:
See page 9.
(Top View)
V
C
1
2
3
6
5
4
V
DD
Description
The Si550 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si550 supports any
frequency from 10 to 945 MHz and select frequencies to 1417 MHz. Unlike
traditional VCXOs, where a different crystal is required for each output
frequency, the Si550 uses one fixed crystal to provide a wide range of output
frequencies. This IC-based approach allows the crystal resonator to provide
exceptional frequency stability and reliability. In addition, DSPLL clock
synthesis provides superior supply noise rejection, simplifying the task of
generating low-jitter clocks in noisy environments typically found in
communication systems. The Si550 IC-based VCXO is factory-configurable
for a wide variety of user specifications, including frequency, supply voltage,
output format, tuning slope, and temperature stability. Specific configurations
are factory programmed at time of shipment, thereby eliminating the long
lead times associated with custom oscillators.
OE
GND
CLK–
CLK+
Functional Block Diagram
V
DD
Fixed
Frequency
XO
Any-Frequency
10 MHz–1.4 GHz
DSPLL
®
Clock Synthesis
CLK+
CLK–
Vc
ADC
OE
GND
Rev. 1.2 6/18
Copyright © 2018 by Silicon Laboratories
Si550
EEWORLD University ---- Live playback: The most important component of the analog world - Signal chain and power supply: Amplifier special
Live playback: The most important component of the analog world - Signal chain and power supply: Amplifier special session : https://training.eeworld.com.cn/course/27386...
hi5 Integrated technical exchanges
Suggestions for asking questions
[color=#000][font=Tahoma][size=3] There are many urgent requests for help in the MSP430 section every day. I can understand the anxiety of the posters, because every electronics person has been stuck ...
wstt Microcontroller MCU
About Windows CE development and .net environment
I would like to ask: If I develop a Windows CE application in .NET 2005, do I need to install Platform Builder? Or can I just develop it directly? I am confused about this relationship now. Thanks a l...
icai Embedded System
Who has an account on the United Development Network? Help me download something and I'll give you 1000 points.
http://www.programsalon.com/downloads83/sourcecode/unix_linux/network/detail320483.html Send it to my email address peter.panjf@gmail.com, thank you...
tfgzs Embedded System
Help, how to calculate the voltage gain of an amplifier circuit?
Why is the gain in the following question not output/input? question: For a circuit in a linear amplifier, when the input voltage is 15mV, the output voltage is 6V, and when the input voltage is 30mV,...
shijizai Analog electronics
Help experts STM8S105 interrupt problem
I used a code disk with 8 pulses per revolution to trigger the external interrupt PD2 of STM8, and then captured the technical value of the timer in the interrupt program and did a subtraction calcula...
prowt stm32/stm8

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 38  1013  2270  1698  1070  1  21  46  35  22 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号