EEWORLDEEWORLDEEWORLD

Part Number

Search

SI5341B-B-GM

Description
IC CLK BUFFER PLL 64QFN
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size186KB,3 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

SI5341B-B-GM Online Shopping

Suppliers Part Number Price MOQ In stock  
SI5341B-B-GM - - View Buy Now

SI5341B-B-GM Overview

IC CLK BUFFER PLL 64QFN

SI5341B-B-GM Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionHVQCCN,
Reach Compliance Codecompliant
ECCN codeEAR99
Samacsys DescriptionClock Generators & Support Products Ultra low-jitter, 10-output, any-frequency (< 350 MHz), any output clock generator
Other featuresALSO REQUIRES 3.3V SUPPLY
JESD-30 codeS-XQCC-N64
JESD-609 codee4
length9 mm
Number of terminals64
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Maximum output clock frequency350 MHz
Package body materialUNSPECIFIED
encapsulated codeHVQCCN
Package shapeSQUARE
Package formCHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Master clock/crystal nominal frequency54 MHz
Maximum seat height0.9 mm
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceNickel/Palladium/Gold/Silver (Ni/Pd/Au/Ag)
Terminal formNO LEAD
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width9 mm
uPs/uCs/peripheral integrated circuit typeCLOCK GENERATOR, PROCESSOR SPECIFIC
Base Number Matches1
12-August-2014
Si5347/46, Si5345/44/42, Si5341/40
Silicon Revision A1 Errata
Errata Status Summary
Errata #
1
2
3
4
5
6
Title
Output frequency limited to 710 MHz.
OSC startup issue w/ XTALs if Tj > 110 °C.
Input-to-Output delay is not consistent.
Output-to-Output skew is not consistent.
LVCMOS Hi-Z mode impedance too low.
LOS and OOF sticky status bits cannot be cleared.
Impact
Major
Major
Major
Major
Major
Minor
Status
May be fixed in a future revision.
Fixed in silicon revision B.
No workaround.
Will be fixed in a future revision.
No workaround.
Will be fixed in a future revision.
No workaround.
Will be fixed in a future revision.
No workaround.
Will be fixed in a future revision.
Impact definition: Each erratum is marked with an impact, as defined below:
Minor – Workaround exists.
Major – Errata that do not conform to the data sheet or standard.
Information – The device behavior is not ideal but acceptable. Typically, the data sheet
will be changed to match the device behavior.
This document applies to Ordering Part Numbers (OPNs) which refer to product
Revision A (silicon revision A1). For example: Si5345A-A-GM or Si5341A-Axxxxx-GM,
where xxxxx is the custom OPN ID.
Silicon revision B will have OPNs with B in the product revision. For example: Si5345A-
B-GM
or Si5341A-Bxxxxx-GM, where xxxxx is the custom OPN ID.
Si5347/46/45/44/42/41/40 Errata (A1)
Silicon Labs Confidential
Page 1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2876  1943  2352  2532  1621  58  40  48  51  33 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号