EEWORLDEEWORLDEEWORLD

Part Number

Search

516MEB000270BAG

Description
VCXO; DIFF/SE; DUAL FREQ; 0.1-25
CategoryPassive components   
File Size616KB,24 Pages
ManufacturerSilicon Laboratories Inc
Download Datasheet Parametric View All

516MEB000270BAG Online Shopping

Suppliers Part Number Price MOQ In stock  
516MEB000270BAG - - View Buy Now

516MEB000270BAG Overview

VCXO; DIFF/SE; DUAL FREQ; 0.1-25

516MEB000270BAG Parametric

Parameter NameAttribute value
typeVCXO
Frequency - Output 1148.351648MHz, 148.5MHz
Frequency - Output 2-
Frequency - Output 3-
Frequency - Output 4-
Functionenable/disable
outputCMOS
Voltage - Power3.3V
frequency stability±20ppm
Operating temperature-40°C ~ 85°C
Current - Power (maximum)29mA
size/dimensions0.197" long x 0.126" wide (5.00mm x 3.20mm)
high0.052"(1.33mm)
Package/casing6-SMD, no leads
Current - Power (disabled) (maximum)22mA
Si516
D
U A L
F
REQUENCY
V
OLTAGE
- C
ON TROLLED
C
R YS TA L
O
SCILLATOR
(VCXO) 100 k H
Z T O
250 MH
Z
Features
Supports any frequency from
100 kHz to 250 MHz
Two selectable output frequencies
Low-jitter operation
Short lead times: <2 weeks
AT-cut fundamental mode crystal
ensures high reliability/low aging
High power supply noise rejection
1% control voltage linearity
Available CMOS, LVPECL,
LVDS, and HCSL outputs
Optional 1:2 CMOS fanout buffer
3.3 and 2.5 V supply options
Industry-standard 5x7, 3.2x5, and
2.5x3.2 mm packages
Pb-free/RoHS-compliant
Selectable Kv (60, 90, 120,
150 ppm/V)
Si5602
5
X
7
MM
, 3.2
X
5
MM
2.5
X
3.2
MM
Ordering Information:
See page 14.
Applications
SONET/SDH/OTN
PON
Low Jitter PLLs
xDSL
Broadcast video
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si516 dual frequency VCXO utilizes Silicon Laboratories' advanced PLL
technology to provide any frequency from 100 kHz to 250 MHz. Unlike a
traditional VCXO where a different crystal is required for each output
frequency, the Si516 uses one fixed crystal and Silicon Labs’ proprietary
synthesizer to generate any frequency across this range. This IC-based
approach allows the crystal resonator to provide enhanced reliability,
improved mechanical robustness, and excellent stability. In addition, this
solution provides superior control voltage linearity and supply noise
rejection, improving PLL stability and simplifying low jitter PLL design in
noisy environments. The Si516 is factory-configurable for a wide variety of
user specifications, including frequency, supply voltage, output format,
tuning slope and stability. Specific configurations are factory-programmed at
time of shipment, eliminating long lead times and non-recurring engineering
charges associated with custom frequency oscillators.
Vc 1
FS
GND
2
3
6 V
DD
5 NC
4 CLK
CMOS Dual VCXO
Vc
FS
G ND
1
2
3
6 V
DD
5 CLK–
4 CLK+
LVPECL/LVDS/HCSL/Dual CM OS
Dual VCXO
Functional Block Diagram
Rev. 1.2 6/18
Copyright © 2018 by Silicon Laboratories
Si516
Complete list of matlab commands!
This is the summary!Specific source!...
gaoxiao Microcontroller MCU
What is the real-time mode in CCS used for?
What is the real-time mode in CCS used for? I just saw a rude real-time mode in CCS 3.3. What does it mean?...
fangyu_99 DSP and ARM Processors
I want to ask why when I use the TPS54541 step-down chip to convert 25V to 12V, the output is about negative 1.5V?
I use TPS54541 step-down chip to convert 25V to 12V, why does it output about negative 1.5V? There are two boards, one board can output 12V normally, why does the other board output about -1.5V? What'...
wangjian Analogue and Mixed Signal
EEWORLD University Hall----Live Replay: New requirements for connectors in 5G multi-scenario terminal applications and Molex's 5G connection solutions
Live replay: New requirements for connectors in 5G multi-scenario terminal applications and Molex's 5G connection solutions : https://training.eeworld.com.cn/course/5847...
hi5 Integrated technical exchanges
Verilog syntax problem
input a; output [7:0] b; wire a; reg [7:0] b; /////////////////////////////////////////////// input wire a; output reg [7:0] b; Is there any difference between these two syntaxes?...
osoon2008 FPGA/CPLD
MSP430F1232 Minimum System Test MCU AD10 Programming
[backcolor=white][size=3][color=#000000]Test the MCU program, including the MCU initialization settings, clock, etc., mainly the AD module settings, and write the program through the 1232 routines on ...
Aguilera Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1738  2590  2267  2085  1451  35  53  46  42  30 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号