EEWORLDEEWORLDEEWORLD

Part Number

Search

510NCA200M000BAGR

Description
SINGLE FREQUENCY XO, OE PIN 2 (O
CategoryPassive components   
File Size683KB,31 Pages
ManufacturerSilicon Laboratories Inc
Download Datasheet Parametric View All

510NCA200M000BAGR Online Shopping

Suppliers Part Number Price MOQ In stock  
510NCA200M000BAGR - - View Buy Now

510NCA200M000BAGR Overview

SINGLE FREQUENCY XO, OE PIN 2 (O

510NCA200M000BAGR Parametric

Parameter NameAttribute value
typeXO (Standard)
frequency200MHz
Functionenable/disable
outputCMOS
Voltage - Power3.3V
frequency stability±20ppm
Absolute pulling range (APR)-
Operating temperature-40°C ~ 85°C
Current - Power (maximum)26mA
grade-
Installation typesurface mount
Package/casing6-SMD, no leads
size/dimensions0.197" long x 0.126" wide (5.00mm x 3.20mm)
Height - Installation (maximum)0.050"(1.28mm)
Current - Power (disabled) (maximum)18mA
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z TO
2 5 0 M H
Z
Features
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7, 3.2 x 5,
and 2.5 x 3.2 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
2.5x3.2mm
5x7mm and 3.2x5mm
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.4 6/18
Copyright © 2018 by Silicon Laboratories
Si510/511
I want a program for a first-order inverted pendulum based on the 80c51 microcontroller. Thank you.
I just started to use the inverted pendulum and want to see how the program is written. Can someone share with me{:1_140:}...
苗子 51mcu
Basic questions for beginners
Hello everyone, I am a newbie who has just started to get in touch with DSP. I am using the DM642 experimental box from Hezhongda to make images. I looked at the examples it provided, and there is a s...
lcydhr DSP and ARM Processors
I used 430 to capture... But there was a problem when the rising edge was converted to the falling edge. Please help me solve it.
#define CM_0(0*0x4000u) /* Capture mode: 0 - disabled */ #define CM_1(1*0x4000u) /* Capture mode: 1 - pos. edge */ #define CM_2(2*0x4000u) /* Capture mode: 1 - neg. edge */ #define CM_3(3*0x4000u) /* ...
348210207 Microcontroller MCU
Regarding the relationship between BlueNRG-1 ADC sampling and battery power
Now when the power supply is a little bit above 3.3V, the sampled value of ADC1 is too low, the sampled value of ADC2 is too high, the sampled value of the temperature detection itself is erratic, and...
千本樱大白 ST - Low Power RF
Design and production of optically isolated square wave generator
[i=s]This post was last edited by paulhyde on 2014-9-15 09:19[/i] [color=black]The circuit[/color][/b][/u][color=black]of Figure 1 is a 100Hz square wave[/color][/b][/u][color=black]generator[/color][...
dtcxn Electronics Design Contest
【allegro】About the layout and wiring of multilayer boards
[align=left][font=宋体][size=11.5pt] [/size][/font][/align][align=left][font=宋体][size=11.5pt]Some people say that for multilayer boards, all signal lines should be routed on the inner layer. Is this tru...
人民币的幻想 PCB Design

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1660  2840  2813  361  2414  34  58  57  8  49 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号