EEWORLDEEWORLDEEWORLD

Part Number

Search

8T49N240-991NLGI

Description
ULTRA-PERFORMANCE JITTER ATTENUA
Categorysemiconductor    Analog mixed-signal IC   
File Size2MB,75 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Parametric Compare View All

8T49N240-991NLGI Online Shopping

Suppliers Part Number Price MOQ In stock  
8T49N240-991NLGI - - View Buy Now

8T49N240-991NLGI Overview

ULTRA-PERFORMANCE JITTER ATTENUA

8T49N240-991NLGI Parametric

Parameter NameAttribute value
typedrift attenuator
PLLyes
enterLVCMOS, LVDS, LVHSTL, LVPECL, crystal
outputHCSL,LVCMOS,LVDS,LVPECL
Number of circuits1
Ratio - Input:Output2:4
Differential - Input:OutputYes Yes
Frequency - maximum867MHz
Frequency divider/multiplieryes/no
Voltage - Power2.375 V ~ 2.625 V
Operating temperature-40°C ~ 85°C
Installation typesurface mount
Package/casing40-VFQFN Exposed Pad
Supplier device packaging40-QFN(6x6)
FemtoClock
®
NG Ultra-Performance
Jitter Attenuator
8T49N240
Datasheet
Description
The 8T49N240 is a fractional-feedback single channel jitter
attenuator with frequency translation. It is equipped with three
integer and one fractional output dividers, allowing the generation
of up to four different output frequencies, ranging from 8kHz to
867MHz. These frequencies are completely independent of the
input reference frequencies and the crystal reference frequency.
The outputs may select among LVPECL, LVDS, HCSL, or
LVCMOS output levels.
The 8T49N240 accepts up to two differential or single-ended input
clocks and a fundamental-mode crystal input. The internal PLL
can lock to either of the input reference clocks or just to the crystal
to behave as a frequency synthesizer. The PLL can use the
second input for redundant backup of the primary input reference,
but in this case, both input clock references must be integer
related in frequency.
The device supports hitless reference switching between input
clocks. The device monitors both input clocks for Loss of Signal
(LOS), and generates an alarm when an input clock failure is
detected. Automatic and manual hitless reference switching
options are supported. LOS behavior can be set to support
gapped or un-gapped clocks.
The 8T49N240 supports holdover. The holdover has an initial
accuracy of ±50ppB from the point where the loss of all applicable
input reference(s) has been detected. It maintains a historical
average operating point for the PLL that may be returned to in
holdover at a limited phase slope.
The PLL has a register-selectable loop bandwidth from 0.2Hz to
6.4kHz.
The device supports Output Enable and Clock Select inputs and
Lock, Holdover, and LOS status outputs.
The device is programmable through an I
2
C interface. It also
supports I
2
C master capability to allow the register configuration
to be read from an external EEPROM.
Factory pre-programmed devices are also available using the
on-chip One Time Programmable (OTP) memory.
Features
Four differential outputs
Excellent jitter performance:
— < 200fs (typical) RMS (including spurs):
12kHz to 20MHz for integer-divider outputs in jitter
attenuator mode or in fractional-feedback synthesizer mode
Operating Modes: Synthesizer, Jitter Attenuator
Operates from a 10MHz to 54MHz fundamental-mode crystal
Initial holdover accuracy of +50ppb
Accepts up to two LVPECL, LVDS, LVHSTL, or LVCMOS input
clocks
— Accepts frequencies ranging from 8kHz to 875MHz
— Auto and manual clock selection with hitless switching
— Clock input monitoring including support for gapped clocks
Phase-slope limiting and fully hitless switching options to
control output clock phase transients
Three outputs generate LVPECL / LVDS / HCSL clocks, one
output generates LVPECL / LVDS / HCSL / LVCMOS clocks
— Output frequencies ranging from 8kHz up to 867MHz
(differential)
— Output frequencies ranging from 8kHz to 250MHz
(LVCMOS)
— Three integer dividers with fixed divider ratios (see
Table 3)
— One fractional output divider
Programmable loop bandwidth settings from 0.2Hz to 6.4kHz
— Optional fast-lock function
Four General Purpose I/O pins with optional support for status
and control:
— Two Output Enable control inputs provide control over the
four clocks
— Manual clock selection control input
— Lock, Holdover, and Loss-of-Signal alarm outputs
Open-drain Interrupt pin
Register programmable through I
2
C or via external I
2
C
EEPROM
Full 2.5V or 3.3V supply modes, with some support for 1.8V
-40°C to 85°C ambient operating temperature
Package: 6 x 6 x 0.9 mm 40-VFQFN, lead-free (RoHS 6)
Typical Applications
OTN, including ITU-T G.709 (2009) FEC
CPRI interfaces
Fiber optics
40G/100G Ethernet
Gb Ethernet, Terabit IP switches / routers
©2018 Integrated Device Technology, Inc.
1
July 30, 2018

8T49N240-991NLGI Related Products

8T49N240-991NLGI 8T49N240-998NLGI 8T49N240-998NLGI8
Description ULTRA-PERFORMANCE JITTER ATTENUA IC CLOCK BUFFER 40-VFQFPN IC CLOCK BUFFER 40-VFQFPN
type drift attenuator drift attenuator drift attenuator
PLL yes yes yes
enter LVCMOS, LVDS, LVHSTL, LVPECL, crystal LVCMOS, LVDS, LVHSTL, LVPECL, crystal LVCMOS, LVDS, LVHSTL, LVPECL, crystal
output HCSL,LVCMOS,LVDS,LVPECL HCSL,LVCMOS,LVDS,LVPECL HCSL,LVCMOS,LVDS,LVPECL
Number of circuits 1 1 1
Ratio - Input:Output 2:4 2:4 2:4
Differential - Input:Output Yes Yes Yes Yes Yes Yes
Frequency - maximum 867MHz 867MHz 867MHz
Frequency divider/multiplier yes/no yes/no yes/no
Voltage - Power 2.375 V ~ 2.625 V 1.71 V ~ 3.465 V 1.71 V ~ 3.465 V
Operating temperature -40°C ~ 85°C -40°C ~ 85°C -40°C ~ 85°C
Installation type surface mount surface mount surface mount

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 735  2251  1240  654  1262  15  46  25  14  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号