Acronyms in This Document .................................................................................................................................................6
1.1.9. Enhanced System Level Support .....................................................................................................................8
2.2.2. Modes of Operation ......................................................................................................................................14
2.2.4. ROM Mode ....................................................................................................................................................14
Clock/Control Distribution Network...................................................................................................................15
2.5.2. Bus Size Matching .........................................................................................................................................20
2.5.3. RAM Initialization and ROM Operation ........................................................................................................20
PIO .....................................................................................................................................................................26
2.11. Hot Socketing ....................................................................................................................................................34
2.13. Embedded Hardened IP Functions ....................................................................................................................35
2.13.1.
Hardened I
2
C IP Core ................................................................................................................................35
2.13.2.
Hardened SPI IP Core ................................................................................................................................36
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
2
FPGA-DS-02032-2.2
MachXO3 Family
Data Sheet
2.16. Power On Reset ................................................................................................................................................. 40
2.17. Configuration and Testing ................................................................................................................................. 41
2.19. Density Shifting ................................................................................................................................................. 43
3. DC and Switching Characteristics ............................................................................................................................... 44
3.1.
Absolute Maximum Rating ................................................................................................................................ 44
Power Supply Ramp Rates ................................................................................................................................ 44
3.4.
Power-On-Reset Voltage Levels ........................................................................................................................ 45
3.5.
Hot Socketing Specifications ............................................................................................................................. 45
DC Electrical Characteristics .............................................................................................................................. 46
3.9.
Static Supply Current – C/E Devices .................................................................................................................. 47
3.10. Programming and Erase Supply Current – C/E Devices ..................................................................................... 48
3.19. NVCM/Flash Download Time ............................................................................................................................ 66
3.20. JTAG Port Timing Specifications ........................................................................................................................ 66
3.21. sysCONFIG Port Timing Specifications .............................................................................................................. 68
3.22. I
2
C Port Timing Specifications ........................................................................................................................... 69
3.23. SPI Port Timing Specifications ........................................................................................................................... 69
3.24. Switching Test Conditions ................................................................................................................................. 69
4. Signal Descriptions...................................................................................................................................................... 70
4.1.
Pin Information Summary ................................................................................................................................. 72
5. MachXO3 Part Number Description ........................................................................................................................... 77
6. Ordering Information ................................................................................................................................................. 78
6.1.
MachXO3L Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging ...... 78
6.2.
MachXO3LF Ultra Low Power Commercial and Industrial Grade Devices, Halogen Free (RoHS) Packaging .... 81
Revision History .................................................................................................................................................................. 86
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
FPGA-DS-02032-2.2
3
MachXO3 Family
Data Sheet
Figures
Figure 2.1. Top View of the MachXO3L/LF-1300 Device ....................................................................................................10
Figure 2.2. Top View of the MachXO3L/LF-4300 Device ....................................................................................................11
Figure 2.11. Group of Four Programmable I/O Cells ..........................................................................................................25
Figure 2.12. Sentry Output Register Block Diagram (PIO on the Left, Top and Bottom Edges)..........................................27
Figure 2.16. MachXO3L/LF-640 and MachXO3L/LF-1300 Banks.........................................................................................33
Figure 2.17. Embedded Function Block Interface ...............................................................................................................35
Figure 2.18. I
2
C Core Block Diagram ...................................................................................................................................36
Figure 3.8. JTAG Port Timing Waveforms ...........................................................................................................................67
Figure 3.9. Output Test Load, LVTTL and LVCMOS Standards ............................................................................................69
Tables
Table 1.1. MachXO3L/LF Family Selection Guide .................................................................................................................9
Table 2.1. Resources and Modes Available per Slice ..........................................................................................................12
Table 2.2. Slice Signal Descriptions .....................................................................................................................................13
Table 2.3. Number of Slices Required For Implementing Distributed RAM .......................................................................14
Table 2.4. PLL Signal Descriptions .......................................................................................................................................19
Table 2.6. EBR Signal Descriptions ......................................................................................................................................21
Table 2.7. Programmable FIFO Flag Ranges........................................................................................................................22
Table 2.8. PIO Signal List .....................................................................................................................................................26
Table 2.9. Input Gearbox Signal List....................................................................................................................................27
Table 2.10. Output Gearbox Signal List...............................................................................................................................29
Table 2.13. Available MCLK Frequencies ............................................................................................................................34
Table 2.14. I
2
C Core Signal Description ...............................................................................................................................36
Table 2.15. SPI Core Signal Description ..............................................................................................................................37
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
4
FPGA-DS-02032-2.2
MachXO3 Family
Data Sheet
Table 2.16. Timer/Counter Signal Description.................................................................................................................... 39
Table 2.17. MachXO3L/LF Power Saving Features Description .......................................................................................... 40
Table 3.23. NVCM/Flash Download Time ........................................................................................................................... 66
Table 3.24. JTAG Port Timing Specifications ....................................................................................................................... 66
Table 3.25. sysCONFIG Port Timing Specifications ............................................................................................................. 68
Table 3.26. I
2
C Port Timing Specification ............................................................................................................................ 69
Table 3.27. SPI Port Timing Specifications .......................................................................................................................... 69
Table 3.28. Test Fixture Required Components, Non-Terminated Interfaces .................................................................... 69
Table 4.1. Signal Descriptions ............................................................................................................................................. 70
Table 4.2. MachXO3L/LF-640 and MachXO3L/LF-1300 ...................................................................................................... 72
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
Let's talk about "fake" today
Have you ever wondered: the circuit cannot be debugged, "I may have bought a fake chip"?
Do you have any doubts: Is it a problem with your circuit design or debugging?
Ha...
Bluetooth low energy technology was formerly known as Wibree technology developed by Nokia . It is an extremely low-power mobile wireless communication technology developed specifically for mobile dev...
Since I took the sleeper train from Beijing to my hometown on January 18th, I have only been out 4 times (once to go shopping for New Year clothes, and the remaining three times to take my children to...
[i=s] This post was last edited by paulhyde on 2014-9-15 09:08 [/i] Contents of the video tutorial on microcontroller peripheral circuit design and C language programming V2. If you think it is good, ...
This article introduces a new packaging technology for power management chips and a highly integrated power management solution with multiple built-in power management and communication interfaces. It...
[i=s] This post was last edited by WoAiXiaoXiao on 2014-7-2 13:03 [/i] I posted a post before. I got an LPC1549 development board last time. Now there is an event, so I reposted the original post. I h...
1. Photovoltaic inverter installation process
1. Preparation before installation
Are the product accessories, installation tools and parts complete? Is the installation environmen...[Details]
International Solar Photovoltaic Network News: On November 21, Australia's SMA Solar Technology Co., Ltd. signed a contract with the local government to provide photovoltaic inverters with an insta...[Details]
In summer, the shell temperature of the inverter is relatively high and it feels hot to the touch. So is it better for the inverter shell to be hot or not? And why does the shell feel hot? The foll...[Details]
Recently, ABB, a global leader in power and automation technologies, announced that it will launch a series of new inverter products for solar applications, covering residential, commercial, indust...[Details]
As the national policy strongly supports new energy, photovoltaic inverters are gradually being recognized by more and more people. However, as it is a new product, most people have only a vague un...[Details]
Recently, the first "smart parking + charging integration" roadside charging pile pilot project in China was completed in Shenzhen. The project was undertaken by Shenzhen Southern Heshun Electric V...[Details]
one
Classification of photovoltaic inverters
There are many ways to classify inverters. For example, they can be divided into active inverters and passive inverters accord...[Details]
The latest report released by GTM Research shows that the global photovoltaic inverter market is becoming increasingly concentrated, with the top ten manufacturers accounting for 80% of shipments i...[Details]
The current world economy is undergoing deep adjustments and lacks growth momentum. The key to promoting the transformation of the world economy is to find the "horns" and "nose" of economic develo...[Details]
Solar is no longer an emerging technology, but rather one that is undergoing a major technological transformation and maturing. We are moving toward grid parity (solar costs are comparable to tradi...[Details]
Preface: Moderate advancement, balanced development, safety first, Growatt's medium power inverter follows the golden mean.
The competition in the photovoltaic inverter market is fierce, with ...[Details]
Making a choice is a headache for many people, because when faced with a variety of choices and additional conditions, they suddenly find that they don’t know how to choose.
Recently, I receiv...[Details]
According to safety regulations, grid-connected inverters must operate within the specified grid voltage range and be able to detect and synchronize with the grid voltage in real time. If the volta...[Details]
China Energy Storage Network:
Energy Internet, multi-energy complementarity, Internet + smart energy, and pan-energy network, there may be some differences between these concepts, but I think...[Details]
Taiwan power management solutions provider Delta Electronics has entered the Danish market and provided its own high-efficiency solar inverters for a total of 126 solar stations in the Vandel area,...[Details]