EEWORLDEEWORLDEEWORLD

Part Number

Search

514BCA000383BAG

Description
OSC XO 150.0000MHZ LVDS SMD
CategoryPassive components   
File Size746KB,38 Pages
ManufacturerSilicon Laboratories Inc
Download Datasheet Parametric View All

514BCA000383BAG Online Shopping

Suppliers Part Number Price MOQ In stock  
514BCA000383BAG - - View Buy Now

514BCA000383BAG Overview

OSC XO 150.0000MHZ LVDS SMD

514BCA000383BAG Parametric

Parameter NameAttribute value
typeXO (Standard)
frequency150MHz
Functionenable/disable (programmable)
outputLVDS
Voltage - Power2.97 V ~ 3.63 V
frequency stability±20ppm
Absolute pulling range (APR)-
Operating temperature-40°C ~ 85°C
Current - Power (maximum)23mA
grade-
Installation typesurface mount
Package/casing6-SMD, no leads
size/dimensions0.197" long x 0.126" wide (5.00mm x 3.20mm)
Si514
A
N Y
-F
REQUENCY
I
2
C P
R OG R A MM A B L E
X O ( 1 0 0 k H
Z
Features
TO
250 MH
Z
)
Programmable to any frequency
from 100 kHz to 250 MHz
0.026 ppb frequency tuning
resolution
Glitch suppression on OE, power
on and frequency transitions
Low jitter operation
2- to 4-week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO for power supply
noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Industry standard 5x7, 3.2x5, and
2.5x3.2 mm packages
–40 to 85
o
C operation
Si5602
5x7mm, 3.2x5mm
2.5x3.2mm
Ordering Information:
See page 28.
Applications
All-digital PLLs
DAC+ VCXO replacement
SONET/SDH/OTN
3G-SDI/HD-SDI/SDI
Pin Assignments:
See page 27.
Datacom
Industrial automation
FPGA/ASIC clock generation
FPGA synchronization
SDA
SCL
GND
1
2
3
6
5
4
V
DD
Description
The Si514 user-programmable I
2
C XO utilizes Silicon Laboratories' advanced PLL
technology to provide any frequency from 100 kHz to 250 MHz with programming
resolution of 0.026 parts per billion. The Si514 uses a single integrated crystal and
Silicon Labs’ proprietary DSPLL synthesizer to generate any frequency across this
range using simple I
2
C commands. Ultra-fine tuning resolution replaces DACs and
VCXOs with an all-digital PLL solution that improves performance where
synchronization is necessary or in free-running reference clock applications. This
solution provides superior supply noise rejection, simplifying low jitter clock
generation in noisy environments. Crystal ESR and DLD are individually
production-tested to guarantee performance and enhance reliability.
The Si514 is factory-configurable for a wide variety of user specifications, including
startup frequency, I
2
C address, supply voltage, output format, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long lead
times and non-recurring engineering charges associated with custom frequency
oscillators.
CLK–
CLK+
Functional Block Diagram
Rev. 1.2 6/18
Copyright © 2018 by Silicon Laboratories
Si514
Urgently need to transfer the data collected by the EEG sensor to the MSP430f149
The EEG sensor has built-in Bluetooth. I put another Bluetooth on the microcontroller, and the Bluetooth matching was successful. However, there was a problem with the data transmission. I don’t know ...
漩涡中的鲨鱼 Microcontroller MCU
A grammar question for beginners
[align=left]a>8, is there any grammatical problem in this sentence:time:[/align]eeworldpostqq...
JFET FPGA/CPLD
Why doesn't the buzzer sound?
module fp_verilog(clk,reset_n,fm); input clk,reset_n; output fm; reg fm; reg [19:0] counter; always@(posedge clk or negedge reset_n)if(!reset_n)counter=20'b0;elsebeginif(counter[19])beginfm=1'b1;count...
leomeng FPGA/CPLD
What are the wireless network protocols commonly used in embedded systems?
I am a newbie, I want to ask what are the commonly used embedded wireless network protocols? Give some specific examples, thank you....
milkcowboy Embedded System
[Repost] Things that hardware engineers should pay attention to in hardware development
Things that hardware engineers should pay attention to in hardware development (Abstract) When starting a hardware development project, the original driving force will come from many aspects, such as ...
linda_xia Analog electronics
SIP protocol in linux
From EEWORLD cooperation group: arm linux fpga embedded 0 (49900581) Group owner: wangkj...
四季未央 FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2642  1078  1708  956  1063  54  22  35  20  3 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号