EEWORLDEEWORLDEEWORLD

Part Number

Search

571CJC000315DGR

Description
OSC VCXO 116.0000MHZ CMOS SMD
CategoryPassive components   
File Size562KB,36 Pages
ManufacturerSilicon Laboratories Inc
Download Datasheet Parametric View All

571CJC000315DGR Online Shopping

Suppliers Part Number Price MOQ In stock  
571CJC000315DGR - - View Buy Now

571CJC000315DGR Overview

OSC VCXO 116.0000MHZ CMOS SMD

571CJC000315DGR Parametric

Parameter NameAttribute value
typeVCXO
frequency116MHz
FunctionEnable/Disable (Reprogrammable)
outputCMOS
Voltage - Power2.97 V ~ 3.63 V
frequency stability±20ppm
Absolute pulling range (APR)±130ppm
Operating temperature-40°C ~ 85°C
Current - Power (maximum)98mA
grade-
Installation typesurface mount
Package/casing8-SMD, no leads
size/dimensions0.276" long x 0.197" wide (7.00mm x 5.00mm)
Si 5 7 0 / S i 5 7 1
10 MH
Z
Features
TO
1.4 G H
Z
I
2
C P
ROGRAMMABLE
XO/VCXO
Any programmable output
frequencies from 10 to 945 MHz and
select frequencies to 1.4 GHz
I
2
C serial interface
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available LVPECL, CMOS,
LVDS, and CML outputs
Industry-standard 5x7 mm
package
Pb-free/RoHS-compliant
1.8, 2.5, or 3.3 V supply
Si5602
Applications
Ordering Information:
SONET/SDH
xDSL
10 GbE LAN/WAN
ATE
High performance
instrumentation
Low-jitter clock generation
Optical modules
Clock and data recovery
See page 31.
Pin Assignments:
See page 30.
(Top View)
SDA
7
NC
1
6
V
DD
Description
The Si570 XO/Si571 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to provide a low-jitter clock at any frequency. The Si570/Si571 are user-
programmable to any output frequency from 10 to 945 MHz and select frequencies
to 1400 MHz with <1 ppb resolution. The device is programmed via an I
2
C serial
interface. Unlike traditional XO/VCXOs where a different crystal is required for
each output frequency, the Si57x uses one fixed-frequency crystal and a DSPLL
clock synthesis IC to provide any-frequency operation. This IC-based approach
allows the crystal resonator to provide exceptional frequency stability and
reliability. In addition, DSPLL clock synthesis provides superior supply noise
rejection, simplifying the task of generating low-jitter clocks in noisy environments
typically found in communication systems.
OE
2
5
CLK–
GND
3
8
SCL
4
CLK+
Functional Block Diagram
V
DD
CLK-
CLK+
Si570
SDA
7
OE
Fixed
Frequency
XO
10-1400 MHz
DSPLL Clock
Synthesis
V
C
1
6
V
DD
SDA
SCL
OE
2
5
CLK–
Si571 only
ADC
GND
3
8
SCL
4
CLK+
GND
V
C
Si571
Si570/Si571
Rev. 1.6 6/18
Copyright © 2018 by Silicon Laboratories
Why does the motor reverse when the current loop is closed even though Iq gives a positive value?
[color=#333333][font=微软雅黑, arial][size=16px] The Kp and Ki of the current loop have been debugged (using FOC algorithm to control permanent magnet synchronous motor), and the Iq given and Iq feedback ...
luky1117 Industrial Control Electronics
Development board application
Apply for a development board to learn how to use the NXP development environment...
cdmind MCU
Terminal Software XShell Manual
[b] Terminal Software XShell Reference Manual [/b] [color=#252525] [font=sans-serif] [size=0.87em] [hr] [size=13.3px] [align=center] [b] Directory [/b] [size=12.5px] [[color=rgb(11, 0, 128)] [url=http...
明远智睿Lan Integrated technical exchanges
MSP430 I/O output high level after power on
I would like to ask my friends, I use MSP430F1232 to make a circuit, and I use IAR to debug and find that the I/O outputs high level after the circuit is powered on, but my program setting is not to o...
neal9431 Microcontroller MCU
Looking for a good domestic manufacturer of discrete components
Competition is too fierce, we can't afford to use imported products :Sad:. Besides, imported products are also full of fakes. For example, ordinary diodes and rectifier bridges, you can see that they ...
liangben Discrete Device
Ultra-long CIS image acquisition system based on FPGA.pdf
Ultra-long CIS image acquisition system based on FPGA.pdf...
zxopenljx FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 866  1376  2373  925  194  18  28  48  19  4 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号