EEWORLDEEWORLDEEWORLD

Part Number

Search

516CKB000230BAGR

Description
VCXO; DIFF/SE; DUAL FREQ; 0.1-25
CategoryPassive components   
File Size616KB,24 Pages
ManufacturerSilicon Laboratories Inc
Download Datasheet Parametric View All

516CKB000230BAGR Online Shopping

Suppliers Part Number Price MOQ In stock  
516CKB000230BAGR - - View Buy Now

516CKB000230BAGR Overview

VCXO; DIFF/SE; DUAL FREQ; 0.1-25

516CKB000230BAGR Parametric

Parameter NameAttribute value
typeVCXO
Frequency - Output 122.5792MHz,24.576MHz
Frequency - Output 2-
Frequency - Output 3-
Frequency - Output 4-
Functionenable/disable
outputCMOS
Voltage - Power3.3V
frequency stability±20ppm
Operating temperature-40°C ~ 85°C
Current - Power (maximum)29mA
size/dimensions0.197" long x 0.126" wide (5.00mm x 3.20mm)
high0.052"(1.33mm)
Package/casing6-SMD, no leads
Current - Power (disabled) (maximum)22mA
Si516
D
U A L
F
REQUENCY
V
OLTAGE
- C
ON TROLLED
C
R YS TA L
O
SCILLATOR
(VCXO) 100 k H
Z T O
250 MH
Z
Features
Supports any frequency from
100 kHz to 250 MHz
Two selectable output frequencies
Low-jitter operation
Short lead times: <2 weeks
AT-cut fundamental mode crystal
ensures high reliability/low aging
High power supply noise rejection
1% control voltage linearity
Available CMOS, LVPECL,
LVDS, and HCSL outputs
Optional 1:2 CMOS fanout buffer
3.3 and 2.5 V supply options
Industry-standard 5x7, 3.2x5, and
2.5x3.2 mm packages
Pb-free/RoHS-compliant
Selectable Kv (60, 90, 120,
150 ppm/V)
Si5602
5
X
7
MM
, 3.2
X
5
MM
2.5
X
3.2
MM
Ordering Information:
See page 14.
Applications
SONET/SDH/OTN
PON
Low Jitter PLLs
xDSL
Broadcast video
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si516 dual frequency VCXO utilizes Silicon Laboratories' advanced PLL
technology to provide any frequency from 100 kHz to 250 MHz. Unlike a
traditional VCXO where a different crystal is required for each output
frequency, the Si516 uses one fixed crystal and Silicon Labs’ proprietary
synthesizer to generate any frequency across this range. This IC-based
approach allows the crystal resonator to provide enhanced reliability,
improved mechanical robustness, and excellent stability. In addition, this
solution provides superior control voltage linearity and supply noise
rejection, improving PLL stability and simplifying low jitter PLL design in
noisy environments. The Si516 is factory-configurable for a wide variety of
user specifications, including frequency, supply voltage, output format,
tuning slope and stability. Specific configurations are factory-programmed at
time of shipment, eliminating long lead times and non-recurring engineering
charges associated with custom frequency oscillators.
Vc 1
FS
GND
2
3
6 V
DD
5 NC
4 CLK
CMOS Dual VCXO
Vc
FS
G ND
1
2
3
6 V
DD
5 CLK–
4 CLK+
LVPECL/LVDS/HCSL/Dual CM OS
Dual VCXO
Functional Block Diagram
Rev. 1.2 6/18
Copyright © 2018 by Silicon Laboratories
Si516
It turns out that AirPods are not alone, let’s take a look at Sony Xperia Ear
[i=s]This post was last edited by shinykongcn on 2016-12-17 15:14[/i] It turns out that Apple's earphones with a box are not the only ones. Sony also has a [url=http://www.sonymobile.com/us/products/s...
shinykongcn Talking
Serial port interruption problem
Teachers: Why can't this program enter the while line? (This is the GPIO_Write(GPIOD, 0x0700);) It works when single-stepping (F11), but the F10 execution function goes to NVIC_Configuration(); and it...
lihai790206 stm32/stm8
BBB's FFTW port - using cycle_counter
[i=s]This post was last edited by airqj on 2014-4-13 21:35[/i] I want to use BBB to do FFT. I originally planned to write it myself, but I found a good thing called fftw. . . :pleased: fftw can automa...
airqj DSP and ARM Processors
【Request】ddk 2600.1106
Does anyone have the ddk 2600.1106 version of ddk? I'm a beginner and would appreciate your help. Thank you!...
asdfgh123 Embedded System
STM32 Marvell8686 SPI interface runs WIFI
A few days ago, I saw netizens using STM32 to run WIFI. I thought it was very interesting, so I wanted to start one myself.Since I just started and only send commands to scan wireless nodes, I want to...
stopfan stm32/stm8
[Video Sharing] Xilinx Engineers Explain 7 Series FPGAs
How do you determine the functionality of a new FPGA? Here is a Xilinx test engineer explaining the 7 series FPGA: [flash]http://player.youku.com/player.php/sid/XMTg3NDU0OTky/v.swf[/flash]...
心仪 FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1979  1400  2702  2094  473  40  29  55  43  10 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号