EEWORLDEEWORLDEEWORLD

Part Number

Search

535EB150M000DG

Description
SINGLE FREQUENCY XO, OE PIN 2 (O
CategoryPassive components   
File Size600KB,12 Pages
ManufacturerSilicon Laboratories Inc
Download Datasheet Parametric View All

535EB150M000DG Online Shopping

Suppliers Part Number Price MOQ In stock  
535EB150M000DG - - View Buy Now

535EB150M000DG Overview

SINGLE FREQUENCY XO, OE PIN 2 (O

535EB150M000DG Parametric

Parameter NameAttribute value
typeXO (Standard)
frequency150MHz
Functionenable/disable
outputLVPECL
Voltage - Power2.5V
frequency stability±20ppm
Absolute pulling range (APR)-
Operating temperature-40°C ~ 85°C
Current - Power (maximum)121mA
grade-
Installation typesurface mount
Package/casing6-SMD, no leads
size/dimensions0.276" long x 0.197" wide (7.00mm x 5.00mm)
Height - Installation (maximum)0.071"(1.80mm)
Current - Power (disabled) (maximum)75mA
S i 5 3 5 / 5 36
R
EVISION
D
U
L T R A
L
O W
J
ITTER
C
RYSTAL
O
SCILLATOR
(XO)
Features
Available with select frequencies from
Available with LVPECL and
100 MHz to 312.5 MHz
LVDS outputs
3
rd
generation DSPLL
®
with superior
3.3 and 2.5 V supply options
Industry-standard 5 x 7 mm
jitter performance and high-power
package and pinout
supply noise rejection
Pb-free/RoHS-compliant
3x better frequency stability than
SAW-based oscillators
Si5602
Applications
10/40/100G data centers
10G Ethernet switches/routers
Fibre channel/SAS/storage
Ordering Information:
Enterprise servers
Networking
Telecommunications
See page 7.
Description
The Si535/536 XO utilizes Silicon Labs’ advanced DSPLL
®
circuitry to
provide an ultra low jitter clock at high-speed differential frequencies. Unlike a
traditional XO, where a different crystal is required for each output frequency,
the Si535/536 uses one fixed crystal to provide a wide range of output
frequencies. This IC based approach allows the crystal resonator to provide
exceptional frequency stability and reliability. In addition, DSPLL clock
synthesis provides superior supply noise rejection, simplifying the task of
generating low jitter clocks in noisy environments typically found in
communication systems. The Si535/536 IC based XO is factory programmed
at time of shipment, thereby eliminating long lead times associated with
custom oscillators.
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si535
Functional Block Diagram
V
DD
CLK– CLK+
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si536
Fixed
Frequency
XO
100–312.5 MHz
DSPLL
®
Clock Synthesis
OE
GND
Rev. 1.3 6/18
Copyright © 2018 by Silicon Laboratories
Si535/536
Regarding millimeter wave transceiver chips,
[i=s]This post was last edited by qwqwqw2088 on 2019-6-3 10:36[/i] [align=center][size=4][/size][/align][align=center][size=4]Architecture diagram of the millimeter-wave transceiver developed by NICT[...
qwqwqw2088 Analogue and Mixed Signal
How to choose the reduction ratio and the speed of the servo motor
How to choose an ideal reducer? Try to choose a reduction ratio close to the ideal one: reduction ratio = servo motor speed / reducer output shaft speed. Torque calculation: Torque calculation is very...
eeleader Industrial Control Electronics
Get a development board that can run Linux
I'm buying one for Xiaobai. The target is those who have development boards that have been gathering dust for a long time. You don't need the screen. The price is controlled at around 200, so some old...
losingamong Buy&Sell
Please help me analyze the active load differential amplifier circuit
Hello everyone, please help me analyze the following circuit: The circuit is an active load differential amplifier circuit, which is usually a single-ended output. This circuit is a double-ended outpu...
simmon0705 Analog electronics
Zhixin Technology FPGA Training Materials Area (Continuously Updated)
Teacher Xia Yuwen talks about the entry-level learning of FPGA engineers1. [font=宋体]You must know whether you are suitable to be an engineer. [/font]Take a look at your personality traits, whether you...
fpgaw FPGA/CPLD
How to reconnect to the network when the End Device loses its parent node in Zstack
How to rejoin the network when the End Device device loses its parent node in Zstack (By kennan, 2012.8.12) In TI's Zstack protocol stack, End Device (ED) will not rejoin the network when it loses its...
wateras1 RF/Wirelessly

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2087  534  2256  1172  579  43  11  46  24  12 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号