EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8662DT07BGD-333

Description
Static random access memory 1.8 or 1.5V 8M x 8 64M
Categorysemiconductor    Memory IC    Static random access memory   
File Size318KB,28 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric View All

GS8662DT07BGD-333 Online Shopping

Suppliers Part Number Price MOQ In stock  
GS8662DT07BGD-333 - - View Buy Now

GS8662DT07BGD-333 Overview

Static random access memory 1.8 or 1.5V 8M x 8 64M

GS8662DT07BGD-333 Parametric

Parameter NameAttribute value
MakerGSI Technology
Product Categorystatic random access memory
storage72 Mbit
organize8 M x 8
maximum clock frequency333 MHz
Interface TypeParallel
Supply voltage - max.1.9 V
Supply voltage - min.1.7 V
Supply current—max.630 mA
Minimum operating temperature0 C
Maximum operating temperature+ 70 C
Installation styleSMD/SMT
Package/boxBGA-165
EncapsulationTray
storage typeQDR-II
seriesGS8662DT07BGD
typeSigmaQuad-II+ B4
Factory packaging quantity15
GS8662DT07/10/19/37BD-450/400/350/333/300
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• 2.0 Clock Latency
• Simultaneous Read and Write SigmaQuad™ Interface
• JEDEC-standard pinout and package
• Dual Double Data Rate interface
• Byte Write controls sampled at data-in time
• Burst of 4 Read and Write
• Dual-Range On-Die Termination (ODT) on Data (D), Byte
Write (BW), and Clock (K, K) inputs
• 1.8 V +100/–100 mV core power supply
• 1.5 V or 1.8 V HSTL Interface
• Pipelined read operation
• Fully coherent read and write pipelines
• ZQ pin for programmable output drive strength
• Data Valid Pin (QVLD) Support
• IEEE 1149.1 JTAG-compliant Boundary Scan
• 165-bump, 13 mm x 15 mm, 1 mm bump pitch BGA package
• RoHS-compliant 165-bump BGA package available
72Mb SigmaQuad-II+
TM
Burst of 4 SRAM
450 MHz–300 MHz
1.8 V V
DD
1.8 V and 1.5 V I/O
are just one element in a family of low power, low voltage
HSTL I/O SRAMs designed to operate at the speeds needed to
implement economical high performance networking systems.
Clocking and Addressing Schemes
The GS8662DT07/10/19/37BD SigmaQuad-II+ SRAMs are
synchronous devices. They employ two input register clock
inputs, K and K. K and K are independent single-ended clock
inputs, not differential inputs to a single differential clock input
buffer.
Each internal read and write operation in a SigmaQuad-II+ B4
RAM is four times wider than the device I/O bus. An input
data bus de-multiplexer is used to accumulate incoming data
before it is simultaneously written to the memory array. An
output data multiplexer is used to capture the data produced
from a single memory array read and then route it to the
appropriate output drivers as needed. Therefore the address
field of a SigmaQuad-II+ B4 RAM is always two address pins
less than the advertised index depth (e.g., the 8M x 8 has a 2M
addressable index).
SigmaQuad™ Family Overview
The GS8662DT07/10/19/37BD are built in compliance with
the SigmaQuad-II+ SRAM pinout standard for Separate I/O
synchronous SRAMs. They are 75,497,472-bit (72Mb)
SRAMs. The GS8662DT07/10/19/37BD SigmaQuad SRAMs
Parameter Synopsis
-450
tKHKH
tKHQV
2.22 ns
0.45 ns
-400
2.5 ns
0.45 ns
-350
2.86 ns
0.45 ns
-333
3.0 ns
0.45 ns
-300
3.3 ns
0.45 ns
Rev: 1.00b 8/2017
1/28
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.

Recommended Resources

icprog.icprog
icprog,icprog...
zhengda06 MCU
EEWORLD University ---- Introduction to TI millimeter wave radar technology
Introduction to TI mmWave Radar Technology : https://training.eeworld.com.cn/course/4353...
hi5 DSP and ARM Processors
Summary of my failed unicycle project
Do you still remember the mechanical structure that had to be torn down and rebuilt? That was November 9th, and the next day I went on a business trip to Gaomi, Shandong. At that time, the components ...
zcgzanne stm32/stm8
[Question] GPRS Internet access, but no ATD*99***1# is used
The information I have been exposed to all says this: After configuring the GPRS module, you need to send an ATD*99***1# command to the module to complete the connection with the mobile GGSN. But rece...
shizibaihe Embedded System
TLC5510 cannot sample
I spent a lot of money and a day to make the THS3001 + TLC5510 board according to the EDA experiment and practice drawings (basically the same as the diagram on the datasheet, except that it uses an e...
523335234 FPGA/CPLD
lpc1788 cortexM3 baud rate calculation
Want to send a string of "abc" through UART0 I followed the calculation formula in the instruction manual. The main frequency is 120MHz and the desired baud rate is 115200. The calculation result is D...
布冬冬 ARM Technology

Popular Articles

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2553  2802  1607  978  541  52  57  33  20  11 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号