EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8161E32DGT-333V

Description
Static random access memory 1.8/2.5V 512K x 32 16M
Categorysemiconductor    Memory IC    Static random access memory   
File Size310KB,35 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric Compare View All

GS8161E32DGT-333V Online Shopping

Suppliers Part Number Price MOQ In stock  
GS8161E32DGT-333V - - View Buy Now

GS8161E32DGT-333V Overview

Static random access memory 1.8/2.5V 512K x 32 16M

GS8161E32DGT-333V Parametric

Parameter NameAttribute value
MakerGSI Technology
Product Categorystatic random access memory
storage18 Mbit
organize512 k x 32
interview time5 ns
maximum clock frequency333 MHz
Interface TypeParallel
Supply voltage - max.2.7 V
Supply voltage - min.1.7 V
Supply current—max.240 mA, 310 mA
Minimum operating temperature0 C
Maximum operating temperature+ 70 C
Installation styleSMD/SMT
Package/boxTQFP-100
EncapsulationTray
storage typeSDR
seriesGS8161E32DGT
typeDCD Pipeline/Flow Through
Factory packaging quantity18
GS8161ExxD(GT/D)-xxxV
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
1M x 18, 512K x 32, 512K x 36
18Mb Sync Burst SRAMs
333 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Features
• FT pin for user-configurable flow through or pipeline operation
• Dual Cycle Deselect (DCD) operation
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 165-bump BGA package
• RoHS-compliant 100-pin TQFP and 165 BGA packages available
Linear Burst Order (LBO) input. The Burst function need not be
used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the
user via the FT mode pin (Pin 14). Holding the FT mode pin low
places the RAM in Flow Through mode, causing output data to
bypass the Data Output Register. Holding FT high places the
RAM in Pipeline mode, activating the rising-edge-triggered Data
Output Register.
DCD Pipelined Reads
The
GS8161ExxD(GT/D)-xxxV
is a DCD (Dual Cycle Deselect)
pipelined synchronous SRAM. SCD (Single Cycle Deselect)
versions are also available. DCD SRAMs pipeline disable
commands to the same degree as read commands. DCD RAMs
hold the deselect command for one full cycle and then begin
turning off their outputs just after the second rising edge of
clock.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion (High)
of the ZZ signal, or by stopping the clock (CK). Memory data is
retained during Sleep mode.
Core and Interface Voltages
The
GS8161ExxD(GT/D)-xxxV
operates on a 1.8 V or 2.5 V
power supply. All inputs are 1.8 V or 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuits and are 1.8 V or 2.5 Vcompatible.
Functional Description
Applications
The
GS8161ExxD(GT/D)-xxxV
is an 18,874,368-bit high
performance synchronous SRAM with a 2-bit burst address
counter. Although of a type originally developed for Level 2
Cache applications supporting high performance CPUs, the
device now finds application in synchronous SRAM
applications, ranging from DSP main store to networking chip
set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK3). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be
initiated with either ADSP or ADSC inputs. In Burst mode,
subsequent burst addresses are generated internally and are
controlled by ADV. The burst address counter may be
configured to count in either linear or interleave order with the
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
-333
3.0
3.0
305
360
5.0
5.0
235
265
1/35
-250
3.0
4.0
245
285
5.5
5.5
215
245
-200
3.0
5.0
205
235
6.5
6.5
205
225
-150
3.8
6.7
175
195
7.5
7.5
190
205
Unit
ns
ns
mA
mA
ns
ns
mA
mA
© 2011, GSI Technology
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03b 9/2013
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.

GS8161E32DGT-333V Related Products

GS8161E32DGT-333V GS8161E32DGT-333IV GS8161E32DGT-200V GS8161E32DGT-250V GS8161E32DGT-150V GS8161E32DGT-150IV GS8161E32DGT-250IV GS8161E32DGT-200IV
Description Static random access memory 1.8/2.5V 512K x 32 16M SRAM 1.8/2.5V 512K x 32 16M SRAM 1.8/2.5V 512K x 32 16M SRAM 1.8/2.5V 512K x 32 16M SRAM 1.8/2.5V 512K x 32 16M SRAM 1.8/2.5V 512K x 32 16M SRAM 1.8/2.5V 512K x 32 16M SRAM 1.8/2.5V 512K x 32 16M
Product Category static random access memory SRAM SRAM SRAM SRAM SRAM SRAM SRAM
Interface Type Parallel Parallel Parallel Parallel Parallel Parallel Parallel Parallel
Product Attribute - Attribute Value Attribute Value Attribute Value Attribute Value Attribute Value Attribute Value Attribute Value
Manufacturer - GSI Technology GSI Technology GSI Technology GSI Technology GSI Technology GSI Technology GSI Technology
RoHS - Details Details Details Details Details Details Details
Memory Size - 18 Mbit 18 Mbit 18 Mbit 18 Mbit 18 Mbit 18 Mbit 18 Mbit
Organization - 512 k x 32 512 k x 32 512 k x 32 512 k x 32 512 k x 32 512 k x 32 512 k x 32
Access Time - 5 ns 6.5 ns 5.5 ns 7.5 ns 7.5 ns 5.5 ns 6.5 ns
Maximum Clock Frequency - 333 MHz 200 MHz 250 MHz 150 MHz 150 MHz 250 MHz 200 MHz
Supply Voltage - Max - 2.7 V 2.7 V 2.7 V 2.7 V 2.7 V 2.7 V 2.7 V
Supply Voltage - Min - 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V
Supply Current - Max - 260 mA, 330 mA 205 mA, 210 mA 225 mA, 245 mA 175 mA, 190 mA 195 mA, 210 mA 245 mA, 265 mA 225 mA, 230 mA
Minimum Operating Temperature - - 40 C 0 C 0 C 0 C - 40 C - 40 C - 40 C
Maximum Operating Temperature - + 85 C + 70 C + 70 C + 70 C + 85 C + 85 C + 85 C
Mounting Style - SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT
Package / Case - TQFP-100 TQFP-100 TQFP-100 TQFP-100 TQFP-100 TQFP-100 TQFP-100
Packaging - Tray Tray Tray Tray Tray Tray Tray
Memory Type - SDR SDR SDR SDR SDR SDR SDR
Type - DCD Pipeline/Flow Through DCD Pipeline/Flow Through DCD Pipeline/Flow Through DCD Pipeline/Flow Through DCD Pipeline/Flow Through DCD Pipeline/Flow Through DCD Pipeline/Flow Through
Moisture Sensitive - Yes Yes Yes Yes Yes Yes Yes
Factory Pack Quantity - 18 18 18 18 18 18 18

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 208  2580  1966  912  214  5  52  40  19  51 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号