EEWORLDEEWORLDEEWORLD

Part Number

Search

GS84018CB-150

Description
Static random access memory 2.5 or 3.3V 256K x 18 4M
Categorystorage    storage   
File Size321KB,23 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric View All

GS84018CB-150 Online Shopping

Suppliers Part Number Price MOQ In stock  
GS84018CB-150 - - View Buy Now

GS84018CB-150 Overview

Static random access memory 2.5 or 3.3V 256K x 18 4M

GS84018CB-150 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerGSI Technology
package instructionBGA,
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Other featuresIT ALSO OPERATES AT 3 V TO 3.6 V SUPPLY VOLTAGE
JESD-30 codeR-PBGA-B119
length22 mm
memory density4718592 bit
Memory IC TypeCACHE SRAM
memory width18
Number of functions1
Number of terminals119
word count262144 words
character code256000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize256KX18
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeRECTANGULAR
Package formGRID ARRAY
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Maximum seat height1.99 mm
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
GS84018/32/36CB-250/200/166/150
BGA
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipelined
operation
• Single Cycle Deselect (SCD) operation
• 3.3 V ±10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipelined mode
• Byte Write (BW) and/or Global Write (GW) operation
• Common data inputs and data outputs
• Clock control, registered, address, data, and control
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 119-bump BGA package
• RoHS-compliant 119-bump BGA package
256K x 18, 128K x 32, 128K x 36
4Mb Sync Burst SRAMs
250 MHz–150 MHz
3.3 V V
DD
3.3 V and 2.5 V I/O
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin/bump (pin 14 in the TQFP and
bump 5R in the BGA). Holding the FT mode pin/bump low
places the RAM in Flow Through mode, causing output data to
bypass the Data Output Register. Holding FT high places the
RAM in Pipelined mode, activating the rising-edge-triggered
Data Output Register.
SCD Pipelined Reads
The GS84018/32/36C is an SCD (Single Cycle Deselect)
pipelined synchronous SRAM. DCD (Dual Cycle Deselect)
versions are also available. SCD SRAMs pipeline deselect
commands one stage less than read commands. SCD RAMs
begin turning off their outputs immediately after the deselect
command has been captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using byte write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS84018/32/36C operates on a 3.3 V power supply and all
inputs/outputs are 3.3 V- and 2.5 V-compatible. Separate
output power (V
DDQ
) pins are used to de-couple output noise
from the internal circuit.
Functional Description
Applications
The GS84018/32/36C is a 4,718,592-bit (4,194,304-bit for
x32 version) high performance synchronous SRAM with a 2-
bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications ranging from DSP main store
to networking chip set support. The GS84018/32/36A is
available in a JEDEC standard 100-lead TQFP or 119-Bump
BGA package.
Controls
Addresses, data I/Os, chip enables (E
1
, E
2
, E
3
), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
Parameter Synopsis
tCycle
t
KQ
Curr
(
X
18)
Curr
(
X
32/
X
36)
t
KQ
tCycle
Curr
(
X
18)
Curr
(
X
32/
X
36)
–250
4.0
2.5
195
225
5.5
5.5
160
180
–200
5.5
3.0
170
195
6.5
6.5
140
160
–166
6.0
3.5
150
185
7.0
7.0
140
155
–150
6.7
3.8
140
160
7.5
7.5
128
145
Unit
ns
ns
MHz
MHz
ns
ns
MHz
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.01a 6/2017
1/23
© 2014, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
How do I learn analog circuits and digital circuits to get involved in projects?
I am currently working as an assistant in a company. Actually, they just give me a position to learn. But time is limited. I find it difficult to understand the books on analog and digital electronics...
云端的太阳 Analog electronics
c# WinCE wireless network card signal strength problem
c# WinCE wireless network card signal strength problem I want to use c# code to obtain a function similar to ping, or obtain the signal strength of the wireless network, because I want to send data to...
ggjj1234 Embedded System
Analog Signal Chain Product Guide (Rev. B)
[i=s]This post was last edited by dontium on 2015-1-23 11:32[/i] This document introduces the analog signal chain products of Texas Instruments (TI) in 2013....
德州仪器 Analogue and Mixed Signal
msp430 I2C read
char readMode_specialFunction(int deviceAddress, int registerAddress) {char data;UCB0I2CSA = (deviceAddress >> 1);UCB0CTL1 |= UCTR + UCTXSTT;while((IFG2 & UCB0TXIFG) != UCB0TXIFG);UCB0TXBUF = register...
back2001 Microcontroller MCU
What is DFX Design?
DFX is a design for all aspects of the product life cycle, where X represents a certain aspect or characteristic of the product life cycle. It is a new design technology that considers factors such as...
vayo123 PCB Design
How to generate PWM wave with limited number of pulses in MSP430G2553
Now I want to use MSP430 to generate PWM waves to control the stepper motor to rotate a certain number of times. Can I use a counter to control the number of pulses generated? It would be better if th...
leisheng1992 Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 166  1002  858  2172  174  4  21  18  44  55 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号