EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8322Z18AD-200V

Description
Static random access memory 1.8/2.5V 2M x 18 36M
Categorystorage    storage   
File Size299KB,35 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric View All

GS8322Z18AD-200V Online Shopping

Suppliers Part Number Price MOQ In stock  
GS8322Z18AD-200V - - View Buy Now

GS8322Z18AD-200V Overview

Static random access memory 1.8/2.5V 2M x 18 36M

GS8322Z18AD-200V Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerGSI Technology
Parts packaging codeBGA
package instructionLBGA, BGA165,11X15,40
Contacts165
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Factory Lead Time8 weeks
Maximum access time6.5 ns
Other featuresALSO OPERATED WITH 2.5V SUPPLY; PIPELINE/FLOW THROUGH ARCHITECTURE
Maximum clock frequency (fCLK)200 MHz
I/O typeCOMMON
JESD-30 codeR-PBGA-B165
length15 mm
memory density37748736 bit
Memory IC TypeZBT SRAM
memory width18
Number of functions1
Number of terminals165
word count2097152 words
character code2000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize2MX18
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Encapsulate equivalent codeBGA165,11X15,40
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
power supply1.8/2.5 V
Certification statusNot Qualified
Maximum seat height1.4 mm
Maximum standby current0.03 A
Minimum standby current1.7 V
Maximum slew rate0.175 mA
Maximum supply voltage (Vsup)2 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width13 mm
GS8322Z18/36A(B/D)-xxxV
119 & 165 BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• User-configurable Pipeline and Flow Through mode
• ZQ mode pin for user-selectable high/low output drive
• IEEE 1149.1 JTAG-compatible Boundary Scan
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2Mb, 4Mb, 8Mb, and 16Mb devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119- and 165-Bump BGA package
• RoHS-compliant packages available
36Mb Pipelined and Flow Through
Synchronous NBT SRAM
333 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8322Z18/36A-xxxV may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, in addition to the rising-edge-
triggered registers that capture input signals, the device
incorporates a rising edge triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge-triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS8322Z18/36A-xxxV is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
standard 119-bump or 165-bump BGA package.
Functional Description
The GS8322Z18/36A-xxxV is a 36Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
-333
3.0
3.0
365
425
5.0
5.0
270
315
-250
3.0
4.0
290
345
5.5
5.5
245
280
-200
3.0
5.0
250
290
6.5
6.5
210
250
-150
3.8
6.7
215
240
7.5
7.5
200
230
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03 8/2013
1/35
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
The interrupts cannot be used normally, and the system cannot be loaded after the modification. Please help! !
Hello, I have the same problem now. I use 2440. I originally planned to use timer0 or timer1 to make a timing. I created a thread in the display driver and dynamically allocated and mapped a sysintr. ...
kvin Embedded System
PDG reading software
I found that many people know what to use to read e-books after downloading them, so I uploaded this PDG reading software, hoping that everyone can use it....
tlbxdlj DSP and ARM Processors
Implementation of TCP/IP Protocol Stack on TI C6000DSP
TI has launched the TCP/IP NDK (Network Developer's Kit) development kit in conjunction with the C6000 chip. Its main components include: (1) Program libraries supporting the TCP/IP protocol stack. Th...
Jacktang DSP and ARM Processors
Please advise the moderator on the relationship between backup battery power failure and analog power supply
Moderator, I have always been troubled by analog power supply accuracy and battery power loss. Can it be solved like this: connect VDDA and VDD, and use an independent power supply system for Vref? Ca...
doctorwu stm32/stm8
TI Sitara AM335x system - AM335X chip MUX configuration analysis under Linux
[url=][size=4][b]AM335X chip MUX configuration analysis under Linux[/b][/size][/url][size=4][b](Reprinted from [/b][/size][url=http://blog.chinaunix.net/uid-20543672-id-3067021.html][size=4][b]http://...
IC爬虫 DSP and ARM Processors
Looking for a mentor--self-study embedded system
Hello everyone, I am a newcomer, but I would like to use this forum to find a mentor in embedded development. Please understand and support me. I am currently a software testing engineer, mainly engag...
464429412 Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 157  1961  872  1998  1081  4  40  18  41  22 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号