EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8128418GB-200IV

Description
Static random access memory 1.8/2.5V 8M x 18 144M
Categorystorage    storage   
File Size516KB,30 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric View All

GS8128418GB-200IV Online Shopping

Suppliers Part Number Price MOQ In stock  
GS8128418GB-200IV - - View Buy Now

GS8128418GB-200IV Overview

Static random access memory 1.8/2.5V 8M x 18 144M

GS8128418GB-200IV Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerGSI Technology
Parts packaging codeBGA
package instructionBGA,
Contacts119
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Maximum access time7.5 ns
Other featuresPIPELINE AND FLOW THROUGH ARCHITECTURE, IT ALSO OPERATES WITH 2.3V TO 2.7V SUPPLY
JESD-30 codeR-PBGA-B119
JESD-609 codee1
length22 mm
memory density150994944 bit
Memory IC TypeCACHE SRAM
memory width18
Humidity sensitivity level3
Number of functions1
Number of terminals119
word count8388608 words
character code8000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize8MX18
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeRECTANGULAR
Package formGRID ARRAY
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.99 mm
Maximum supply voltage (Vsup)2 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
GS8128418/36B-xxxV
119-Pin BGA
Commercial Temp
Industrial Temp
Features
8M x 18, 4M x 36,
144Mb S/DCD Sync Burst SRAMs
200 MHz–167 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
• FT pin for user-configurable flow through or pipeline operation
• Single/Dual Cycle Deselect selectable
• IEEE 1149.1 JTAG-compatible Boundary Scan
• ZQ mode pin for user-selectable high/low output drive
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to SCD x18/x36 Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 119-BGA package
• RoHS-compliant 119-BGA packages available
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the
user via the FT mode . Holding the FT mode pin low places the
RAM in Flow Through mode, causing output data to bypass the
Data Output Register. Holding FT high places the RAM in
Pipeline mode, activating the rising-edge-triggered Data Output
Register.
SCD and DCD Pipelined Reads
The GS8128418/36B-xxxV is a SCD (Single Cycle Deselect) and
DCD (Dual Cycle Deselect) pipelined synchronous SRAM. DCD
SRAMs pipeline disable commands to the same degree as read
commands. SCD SRAMs pipeline deselect commands one stage
less than read commands. SCD RAMs begin turning off their
outputs immediately after the deselect command has been
captured in the input registers. DCD RAMs hold the deselect
command for one full cycle and then begin turning off their
outputs just after the second rising edge of clock. The user may
configure this SRAM for either mode of operation using the SCD
mode input.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
FLXDrive™
The ZQ pin allows selection between high drive strength (ZQ low)
for multi-drop bus applications and normal drive strength (ZQ
floating or high) point-to-point applications. See the Output Driver
Characteristics chart for details.
Core and Interface Voltages
The GS8128418/36B-xxxV operates on a 1.8 V or 2.5 V power
supply. All inputs are 1.8 V or 2.5 V compatible. Separate output
power (V
DDQ
) pins are used to decouple output noise from the
internal circuits and are 1.8 V or 2.5 V compatible.
Applications
The GS8128418/36B-xxxV is a
150,994,944
-bit high
performance synchronous SRAM with a 2-bit burst address
counter. Although of a type originally developed for Level 2
Cache applications supporting high performance CPUs, the device
now finds application in synchronous SRAM applications, ranging
from DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV), and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be initiated
with either ADSP or ADSC inputs. In Burst mode, subsequent
burst addresses are generated internally and are controlled by
ADV. The burst address counter may be configured to count in
either linear or interleave order with the Linear Burst Order (LBO)
input. The Burst function need not be used. New addresses can be
loaded on every cycle with no degradation of chip performance.
Functional Description
Parameter Synopsis
-200
Pipeline
3-1-1-1
t
KQ
)
tCycle
Curr (x18)
Curr (x36)
t
KQ
tCycle
Curr (x18)
Curr (x36)
3.0
5.0
420
480
7.5
7.5
340
370
-167
3.4
6.0
385
430
8.0
8.0
330
360
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.02 7/2010
1/30
© 2007, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Understand 20 types of analog circuits in one article
[i=s]This post was last edited by CokezzZ on 2021-6-29 17:54[/i]The primary level is to memorize these 20 circuits skillfully and understand their functions. Anyone who studies automation, electronics...
可乐zzZ Energy Infrastructure?
Human life status monitoring controller based on GD32E231
Human life status monitoring controller based on GD32E231This life status monitoring device is small in size and light in weight. It can be easily placed inside a bed sheet or mattress, and can detect...
zuoxf GD32 MCU
What is the output level of MSP430 P2 port?
Vcc is 3.8V, and the output of P2 port is 2.75V [no load, measured directly with a multimeter]. What is the output level you usually use?[[i] This post was last edited by njkzjk on 2011-7-12 12:50 [/i...
njkzjk Microcontroller MCU
"Lose weight smartly, save money wisely" - 500:1 weight loss data
[url=http://219.234.88.31/edm/emc/090603_eeworld/about.asp?froms=new][img]http://219.234.88.31/edm/emc/090603_eeworld/images/about_09_1.gif[/img][/url] [img]http://219.234.88.31/edm/emc/090603_eeworld...
daijun20803 Embedded System
【TI recommended course】#2015 Power Supply Design Seminar: Control Problems of Low-Power AC/DC Converters (2)#
//training.eeworld.com.cn/TI/show/course/2191...
luck_gfb TI Technology Forum
I would like to ask a question about task switching in communication.
Task 1 is used for CAN communication. We know that if the CAN bus is busy, CAN will send data repeatedly until the data is sent. However, if the task scheduling is switched to Task 2 with a higher pri...
watson001 Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 66  334  2669  964  2477  2  7  54  20  50 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号