EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8320E18AGT-150V

Description
Static random access memory 1.8/2.5V 2M x 18 36M
Categorystorage    storage   
File Size330KB,22 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric View All

GS8320E18AGT-150V Online Shopping

Suppliers Part Number Price MOQ In stock  
GS8320E18AGT-150V - - View Buy Now

GS8320E18AGT-150V Overview

Static random access memory 1.8/2.5V 2M x 18 36M

GS8320E18AGT-150V Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerGSI Technology
package instruction,
Reach Compliance Codecompliant
Factory Lead Time8 weeks
GS8320E18/32/36AGT-xxxV
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Dual Cycle Deselect (SDCD) operation
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• RoHS-compliant 100-lead TQFP package available
2M x 18, 1M x 32, 1M x 36
36Mb Sync Burst SRAMs
333 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
DCD Pipelined Reads
The GS8320E18/32/36AGT-xxxV is a DCD (Dual Cycle
Deselect) pipelined synchronous SRAM. SCD (Single Cycle
Deselect) versions are also available. DCD SRAMs pipeline
disable commands to the same degree as read commands. DCD
RAMs hold the deselect command for one full cycle and then
begin turning off their outputs just after the second rising edge
of clock.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS8320E18/32/36AGT-xxxV operates on a 1.8 V or 2.5 V
power supply. All inputs are 1.8 V or 2.5 V compatible.
Separate output power (V
DDQ
) pins are used to decouple
output noise from the internal circuits and are 1.8 V or 2.5 V
compatible.
Functional Description
Applications
The GS8320E18/32/36AGT-xxxV is a 37,748,736-bit high
performance synchronous SRAM with a 2-bit burst address
counter. Although of a type originally developed for Level 2
Cache applications supporting high performance CPUs, the
device now finds application in synchronous SRAM
applications, ranging from DSP main store to networking chip
set support.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
-333
3.0
3.0
365
425
5.0
5.0
270
315
-250
3.0
4.0
290
345
5.5
5.5
245
280
-200
3.0
5.0
250
290
6.5
6.5
210
250
-150
3.8
6.7
215
240
7.5
7.5
200
230
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03a 4/2018
1/22
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Please recommend a wifi module with SPI interface available on MSP430
Please recommend a wifi module with SPI interface available on MSP430...
tiancai8hao Microcontroller MCU
DAP Miniwiggler emulator usage issues
The KEIL5 C166 kernel software has been cracked, but when installing the DAP Miniwiggler emulator driver, the DAS-v405-setup driver software will run for a while and then become motionless. Does anyon...
海浪电子 stm32/stm8
Ask a question about arm syntax
For example, in the following code, what does "b" mean? ExceptionVec b ResetHandler b Undefined ; 0x4 b SWI ; 0x8 b PrefetchAbort ; 0xc b DataAbort ; 0x10 b NotAssigned ; 0x14 b IRQ ; 0x18 b FIQ ; 0x1...
coxfox ARM Technology
Communication problem between tilcon threads
Suppose vxworks initiates two tasks A and B. In A, trt_startex is called. How to connect them through trt_chopen and trt_connect? What is the specific method?...
fan_Simply Embedded System
Does the servo industry have a good prospect?
From: Electronic Engineer Technical Exchange (12425841)...
kata Industrial Control Electronics
Selection and application of transmitters in several special working conditions
In high temperature working conditions, attention should be paid to the selection of sensor filling liquid and capillary filling liquid. The commonly used silicone oil for capillary filling liquid is ...
huaheng2019 Industrial Control Electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1845  2560  901  2542  2397  38  52  19  49  3 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号