EEWORLDEEWORLDEEWORLD

Part Number

Search

S25FL128SDSNFI003

Description
NOR FlashNor
Categorysemiconductor    Memory IC    NOR flash memory   
File Size5MB,155 Pages
ManufacturerCypress Semiconductor
Environmental Compliance
Download Datasheet Parametric View All

S25FL128SDSNFI003 Online Shopping

Suppliers Part Number Price MOQ In stock  
S25FL128SDSNFI003 - - View Buy Now

S25FL128SDSNFI003 Overview

NOR FlashNor

S25FL128SDSNFI003 Parametric

Parameter NameAttribute value
MakerCypress Semiconductor
Product CategoryNOR flash memory
Installation styleSMD/SMT
Package/boxWSON-8
seriesS25FL128S
storage128 Mbit
maximum clock frequency80 MHz
Interface TypeSPI
organize16 M x 8
Timing typeAsynchronous
Data bus width8 bit
Supply voltage - min.2.7 V
Supply voltage - max.3.6 V
Supply current—max.100 mA
Minimum operating temperature- 40 C
Maximum operating temperature+ 85 C
EncapsulationReel
storage typeNOR
speed80 MHz
Factory packaging quantity2500
S25FL128S/S25FL256S
128 Mbit (16 Mbyte)/256 Mbit (32 Mbyte)
3.0V SPI Flash Memory
Features
CMOS 3.0 Volt Core with Versatile I/O
Serial Peripheral Interface (SPI) with Multi-I/O
– SPI Clock polarity and phase modes 0 and 3
– Double Data Rate (DDR) option
– Extended Addressing: 24- or 32-bit address options
– Serial Command set and footprint compatible with
S25FL-A, S25FL-K, and S25FL-P SPI families
– Multi I/O Command set and footprint compatible with
S25FL-P SPI family
READ Commands
– Normal, Fast, Dual, Quad, Fast DDR, Dual DDR, Quad
DDR
– AutoBoot - power up or reset and execute a Normal or
Quad read command automatically at a preselected
address
– Common Flash Interface (CFI) data for configuration
information.
Programming (1.5 Mbytes/s)
– 256 or 512 Byte Page Programming buffer options
– Quad-Input Page Programming (QPP) for slow clock
systems
– Automatic ECC -internal hardware Error Correction Code
generation with single bit error correction
Erase (0.5 to 0.65 Mbytes/s)
– Hybrid sector size option - physical set of thirty two 4-kbyte
sectors at top or bottom of address space with all
remaining sectors of 64 kbytes, for compatibility with prior
generation S25FL devices
– Uniform sector option - always erase 256-kbyte blocks for
software compatibility with higher density and future
devices.
Cycling Endurance
– 100,000 Program-Erase Cycles, minimum
Data Retention
– 20 Year Data Retention, minimum
Security features
– One Time Program (OTP) array of 1024 bytes
– Block Protection:
– Status Register bits to control protection against
program or erase of a contiguous range of sectors.
– Hardware and software control options
– Advanced Sector Protection (ASP)
– Individual sector protection controlled by boot code or
password
Cypress
®
65 nm MirrorBit
®
Technology with Eclipse
Architecture
Core Supply Voltage: 2.7V to 3.6V
I/O Supply Voltage: 1.65V to 3.6V
– SO16 and FBGA packages
Temperature Range / Grade:
– Industrial (-40°C to +85°C)
– Industrial Plus (-40°C to +105°C)
– Automotive AEC-Q100 Grade 3 (-40°C to +85°C)
– Automotive AEC-Q100 Grade 2 (-40°C to +105°C)
– Automotive AEC-Q100 Grade 1 (-40°C to +125°C)
Packages (all Pb-free)
– 16-lead SOIC (300 mil)
– WSON 6 x 8 mm
– BGA-24 6 x 8 mm
– 5 x 5 ball (FAB024) and 4 x 6 ball (FAC024) footprint
options
– Known Good Die and Known Tested Die
Logic Block Diagram
CS#
SCK
SI/IO0
SO/IO1
I/O
WP#/IO2
HOLD#/IO3
RESET#
Data Path
Control
Logic
X Decoders
SRAM
MirrorBit Array
Y Decoders
Data Latch
Cypress Semiconductor Corporation
Document Number: 001-98283 Rev. *O
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised March 21, 2018
Have a question about bootloader?
After I power on, I load a program from the flash. Sometimes it works, but sometimes it doesn't. What's the reason? The program written into the flash must be correct, otherwise it would never work. I...
Andy22 Analogue and Mixed Signal
What is the general process of embedded development?
A newbie question. I would like to ask, what is the actual operation process of embedded development from beginning to end? For example, what software do I need to download, how do I modify and load t...
zhanggz02111 Embedded System
I am planning to learn FPGA recently. Can you recommend some books?
I am planning to learn FPGA recently. Can you recommend some beginner materials? Thank you very much! Also, I plan to use FPGA for image processing in the end. Can you recommend some similar books? Th...
hj_zhang FPGA/CPLD
EEWORLD University Hall ---- Introduction to WEBENCH design export tool
Introduction to WEBENCH design export tool : https://training.eeworld.com.cn/course/158...
zhangjianee Power technology
PIC16LF1823 - timer2_pwm configuration
[i=s]This post was last edited by Tobey on 2017-4-23 21:48[/i] [b][color=#5E7384]This content was originally created by EEWORLD forum user [size=3]Tobey[/size]. If you need to reprint or use it for co...
Tobey Microchip MCU
Solution to the problem that Jlink cannot be simulated! Jlink firmware flashing
[backcolor=white] As shown in the figure, if the prompt above appears when using MDK to simulate or download the program, it means that your Jlink firmware has not been updated to the latest version, ...
qinkaiabc Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2825  1585  1598  806  1880  57  32  33  17  38 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号