EEWORLDEEWORLDEEWORLD

Part Number

Search

CY91F526BWBPMC1-GSE1

Description
32-bit microcontroller - MCU
Categorysemiconductor    The embedded processor and controller    Micro - MCU controller    32-bit microcontroller - MCU   
File Size4MB,282 Pages
ManufacturerCypress Semiconductor
Environmental Compliance
Download Datasheet Parametric View All

CY91F526BWBPMC1-GSE1 Overview

32-bit microcontroller - MCU

CY91F526BWBPMC1-GSE1 Parametric

Parameter NameAttribute value
MakerCypress Semiconductor
Product Category32-bit microcontroller - MCU
Installation styleSMD/SMT
Package/boxLQFP-64
seriesMB91520
coreFR81S
Data bus width32 bit
maximum clock frequency80 MHz
Program memory size1088 kB
Data RAM size128 kB
ADC resolution12 bit
Number of input/output terminals44 I/O
Working power voltage5 V
Minimum operating temperature- 40 C
Maximum operating temperature+ 125 C
Interface TypeCAN, Serial
EncapsulationTray
productMCU
Program memory typeFlash
Data Ram typeRAM
Analog supply voltage2.7 V to 5.5 V
DAC resolution8 bit
Number of ADC channels26 Channel
Factory packaging quantity160
Supply voltage - max.5.5 V
Supply voltage - min.2.7 V
watchdog timerWatchdog Timer
CY91520 Series
32-bit FR81S Microcontroller
The CY91520 series is a Cypress 32-bit microcontroller designed for automotive devices. This series contains the FR81S CPU
which is compatible with the FR family.
Note:This
series is a composition of the end of the above-mentioned each name of articles of presence, According to Presence of
sub-clock, CSV initial value and LVD initial value. Please see "Ordering Information" for details.
Features
FR81S CPU Core
32-bit RISC, load/store architecture, pipeline 5-stage
structure
Maximum operating frequency: 80 MHz (Source oscillation
= 4.0 MHz and 20 multiplied (PLL clock multiplication
system))
General-purpose register : 32 bits × 16 sets
16-bit fixed length instructions (basic instruction),
1 instruction per cycle
Instructions appropriate to embedded applications
Memory-to-memory transfer instruction
Bit processing instruction
Barrel shift order etc.
High-level language support instructions
Function entry/exit instructions
Register content multi-load and store instructions
Bit search instructions
Logical 1 detection, 0 detection, and change-point detection
Branch instructions with delay slot
Overhead reduction during branch process
Register interlock function
Easy assembler writing
The support at the built-in / instruction level of the multiplier
Signed 32-bit multiplication: 5 cycles
Signed 16-bit multiplication: 3 cycles
Interrupt (PC/PS saving)
6 cycles (16 priority levels)
The Harvard architecture allows simultaneous execution of
program and data access.
Instruction compatibility with the FR Family
Built-in memory protection function (MPU)
Eight protection areas can be specified commonly for
instructions and the data.
Control access privilege in both privilege mode and
user mode.
Built-in FPU (floating point arithmetic)
IEEE754 compliant
Floating-point register 32-bit × 16 sets
Peripheral Functions
Clock generation (equipped with SSCG function)
Main oscillation (4 MHz to 16 MHz)
Sub oscillation (32 kHz) or none sub oscillation
PLL multiplication rate : 1 to 20 times
Equipped with a 100 kHz CR oscillator
Built-in program flash memory capacity
CY91F522: 256 +64 KB
CY91F523: 384 + 64 KB
CY91F524: 512 + 64 KB
CY91F525: 768 + 64 KB
CY91F526: 1024 + 64 KB
Flash memory for built-in data (WorkFlash) 64 KB
Built-in RAM capacity
Main RAM
CY91F522: 48 KB
CY91F523: 48 KB
CY91F524: 64 KB
CY91F525: 96 KB
CY91F526: 128 KB
Backup RAM 8 KB
General-purpose ports:
CY91F52xB 44 sets (No sub oscillation), 42 sets (sub
oscillation)
CY91F52xD 56 sets (No sub oscillation), 54 sets (sub
oscillation)
CY91F52xF 76 sets (No sub oscillation), 74 sets (sub
oscillation)
CY91F52xJ 96 sets (No sub oscillation), 94 sets (sub
oscillation)
CY91F52xK 120 sets (No sub oscillation), 118 sets (sub
oscillation)
CY91F52xL 152 sets (No sub oscillation), 150 sets (sub
oscillation)
Included I
2
C open drain corresponding ports:16 sets
External bus interface
22-bit address, 16-bit data
DMA Controller
Up to 16 channels can be started simultaneously.
2 transfer factors (Internal peripheral request and
software)
A/D converter (successive approximation type)
12-bit resolution : Max. 48 ch (32 ch + 16 ch)
Conversion time : 1.4 μs
Cypress Semiconductor Corporation
Document Number: 002-04662 Rev. *H
198 Champion Court
San Jose, CA 95134-1709
408-943-2600
Revised June 25, 2018

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 901  2248  1346  2765  2428  19  46  28  56  49 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号