EEWORLDEEWORLDEEWORLD

Part Number

Search

CY62146GE-45ZSXIT

Description
Static Random Access MemoriesMicropower Static Random Access Memories
Categorysemiconductor    Memory IC    Static random access memory   
File Size453KB,23 Pages
ManufacturerCypress Semiconductor
Environmental Compliance
Download Datasheet Parametric Compare View All

CY62146GE-45ZSXIT Online Shopping

Suppliers Part Number Price MOQ In stock  
CY62146GE-45ZSXIT - - View Buy Now

CY62146GE-45ZSXIT Overview

Static Random Access MemoriesMicropower Static Random Access Memories

CY62146GE-45ZSXIT Parametric

Parameter NameAttribute value
MakerCypress Semiconductor
Product Categorystatic random access memory
storage4 Mbit
organize256 k x 16
interview time45 ns
Interface TypeParallel
Supply voltage - max.5.5 V
Supply voltage - min.4.5 V
Supply current—max.20 mA
Minimum operating temperature- 40 C
Maximum operating temperature+ 85 C
Installation styleSMD/SMT
Package/boxTSOP-44
EncapsulationReel
storage typeSDR
Factory packaging quantity1000
CY62146G/CY62146GE
CY62146GSL/CY62146GESL MoBL
®
4-Mbit (256K words × 16 bit) Static RAM
with Error-Correcting Code (ECC)
4-Mbit (256K words × 16 bit) Static RAM with Error-Correcting Code (ECC)
Features
High speed: 45 ns/55 ns
Ultra-low standby power
Typical standby current: 3.5
A
Maximum standby current: 8.7
A
Embedded ECC for single-bit error correction
[1]
Wide voltage range: 1.65 V to 2.2 V, 2.2 V to 3.6 V, 4.5 V to 5.5 V
1.0-V data retention
TTL-compatible inputs and outputs
Error indication (ERR) pin to indicate 1-bit error detection and
correction
Pb-free 48-ball VFBGA and 44-pin TSOP II packages
devices are accessed by asserting both chip enable inputs – CE
1
as low and CE
2
as HIGH.
Data writes are performed by asserting the Write Enable (WE)
input LOW, while providing the data on I/O
0
through I/O
15
and
address on A
0
through A
17
pins. The Byte High Enable (BHE)
and Byte Low Enable (BLE) inputs control write operations to the
upper and lower bytes of the specified memory location. BHE
controls I/O
8
through I/O
15
and BLE controls I/O
0
through I/O
7
.
Data reads are performed by asserting the Output Enable (OE)
input and providing the required address on the address lines.
Read data is accessible on the I/O lines (I/O
0
through I/O
15
).
Byte accesses can be performed by asserting the required byte
enable signal (BHE or BLE) to read either the upper byte or the
lower byte of data from the specified address location.
All I/Os (I/O
0
through I/O
15
) are placed in a HI-Z state when the
device is deselected (CE HIGH for a single chip enable device
and CE
1
HIGH/CE
2
LOW for a dual chip enable device), or
control signals are deasserted (OE, BLE, BHE).
On the CY62146GE/CY62146GESL devices, the detection and
correction of a single-bit error in the accessed location is
indicated by the assertion of the ERR output (ERR = HIGH)
[2]
.
See
the
Truth
Table
CY62146G/CY62146GE/CY62146GSL/CY62146GESL
on
page 17
for a complete description of read and write modes.
The logic block diagrams are on page 2.
Functional Description
CY62146G/CY62146GE and CY62146GSL/CY62146GESL are
high-performance CMOS low-power (MoBL) SRAM devices with
embedded ECC. Both devices are offered in single and dual chip
enable options and in multiple pin configurations. The
CY62146GE/CY62146GESL device includes an ERR pin that
signals an error-detection and correction event during a read
cycle. The CY62146GSL/CY62146GESL
[1]
device supports a
wide voltage range of 2.2 V–3.6 V and 4.5 V–5.5 V.
Devices with a single chip enable input are accessed by
asserting the chip enable (CE) input LOW. Dual chip enable
Product Portfolio
Product
[3]
Features and
Options
(see the Pin
Configurations
section)
Single or dual
Chip Enables
Power Dissipation
Range
V
CC
Range (V)
Speed (ns)
Operating I
CC
, (mA)
f = f
max
Typ
[4]
Industrial
1.65 V–2.2 V
2.2 V–3.6 V
4.5 V–5.5 V
2.2 V–3.6 V and
4.5 V–5.5 V
55
45
15
15
Max
20
20
Standby, I
SB2
(µA)
Typ
[4]
3.5
3.5
Max
10
8.7
CY62146G(E)18
CY62146G(E)30
CY62146G(E)
Optional ERR
CY62146G(E)SL
[5]
pin
Notes
1. Datasheet specifications are not guaranteed for V
CC
in the range of 3.6 V to 4.5 V.
2. This device does not support automatic write-back on error detection.
3. The ERR pin is available only for devices which have ERR option “E” in the ordering code. Refer
Ordering Information
for details.
4. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V
CC
= 1.8 V (for a V
CC
range of 1.65 V–2.2 V),
V
CC
= 3 V (for V
CC
range of 2.2 V–3.6 V), and V
CC
= 5 V (for V
CC
range of 4.5 V–5.5 V), T
A
= 25 °C.
5. Datasheet specifications are not guaranteed for V
CC
in the range of 3.6 V to 4.5 V.
Cypress Semiconductor Corporation
Document Number: 001-95420 Rev. *E
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised April 26, 2017

CY62146GE-45ZSXIT Related Products

CY62146GE-45ZSXIT CY62146GE30-45ZSXIT
Description Static Random Access MemoriesMicropower Static Random Access Memories Static Random Access MemoriesMicropower Static Random Access Memories
Maker Cypress Semiconductor Cypress Semiconductor
Product Category static random access memory static random access memory
storage 4 Mbit 4 Mbit
organize 256 k x 16 256 k x 16
interview time 45 ns 45 ns
Interface Type Parallel Parallel
Supply voltage - max. 5.5 V 3.6 V
Supply voltage - min. 4.5 V 2.2 V
Supply current—max. 20 mA 20 mA
Minimum operating temperature - 40 C - 40 C
Maximum operating temperature + 85 C + 85 C
Installation style SMD/SMT SMD/SMT
Package/box TSOP-44 TSOP-44
Encapsulation Reel Reel
storage type SDR SDR
Factory packaging quantity 1000 1000
What GPS module do you all use?
I need to study GPS positioning recently. What GPS module do you use? I plan to use S3C2440+WINCE 5.0. Please recommend....
zlw Embedded System
Why can’t the following program achieve 1M clock flashing? 12M oscillator
#define uchar unsigned char #define uint unsigned int #include //#includestatic uint n; Delate1ms(uint count) { TMOD = 0x02; TR0 = 1; EA = 1; ET0 = 1; TH0 = 0xFC; TL0 = 0x18; n = count; while(n); retu...
yzb19860411 Embedded System
Download address of GraphEdit under WinCE: http://mcodec.cnblogs.com
There is a very powerful graphedit tool for multimedia development using DShow on Windows. The Wince version can be downloaded from http://mcodec.cnblogs.com, and Wince users are happy....
xianghonghe Embedded System
BGA Operation
BGA package, how to get the pad line out of the middle, the line is too thin, the via is too small, what to do? How to operate, should I change the chip or......
明法王 PCB Design
Restrictions on subject (attachment) charges
Level theme (attachment) can receive up to 100 core coins (pieces) Cosmic dust 0 A grain of gold sand 5 Pure silicon 10 Colorful wafer 15 Bare die 20 Supreme chip 30...
soso Suggestions & Announcements
【ESP32-Korvo Review】+ 03 Implementing TTS
The topic is well written, but TTS has not been implemented yet. I have been holding it in for several days, which is a bit embarrassing, so I posted it to share with you. It can also be regarded as a...
yangjiaxu Domestic Chip Exchange

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 161  1192  1285  119  1935  4  24  26  3  39 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号