EEWORLDEEWORLDEEWORLD

Part Number

Search

8SLVP2104ANLGI8

Description
Clock driver and distribution Dual 1:4, 3.3V, 2.5V LVPECL Output Fanout Buffer
Categorysemiconductor    The clock and timer IC    The clock drive and distribution   
File Size866KB,24 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Environmental Compliance
Download Datasheet Parametric View All

8SLVP2104ANLGI8 Online Shopping

Suppliers Part Number Price MOQ In stock  
8SLVP2104ANLGI8 - - View Buy Now

8SLVP2104ANLGI8 Overview

Clock driver and distribution Dual 1:4, 3.3V, 2.5V LVPECL Output Fanout Buffer

8SLVP2104ANLGI8 Parametric

Parameter NameAttribute value
MakerIDT (Integrated Device Technology, Inc.)
Product CategoryClock driver and distribution
series8SLVP2104
multiplication/division factors1:4
Output typeLVPECL
Maximum output frequency2 GHz
Supply voltage - max.3.465 V
Supply voltage - min.2.375 V
Minimum operating temperature- 40 C
Maximum operating temperature+ 85 C
Package/boxVFQFN-28
EncapsulationReel
input typeCML, LVDS, LVPECL
productRF Buffers and Dividers
typeHigh Performance
Working power current93 mA
Factory packaging quantity5000
Low Phase Noise, Dual 1-to-4, 3.3V, 2.5V
LVPECL Output Fanout Buffer
8SLVP2104
DATA SHEET
General Description
The 8SLVP2104I is a high-performance differential dual LVPECL
fanout buffer. The device is designed for the fanout of high-frequency,
very low additive phase-noise clock and data signals. The
8SLVP2104I is characterized to operate from a 3.3V or 2.5V power
supply. Guaranteed output-to-output and part-to-part skew
characteristics make the 8SLVP2104I ideal for those clock
distribution applications demanding well-defined performance and
repeatability. Two selectable differential inputs and four low skew
outputs are available. The integrated bias voltage reference enable
easy interfacing of single-ended signals to the device inputs. The
device is optimized for low power consumption and low additive
phase noise.
Features
Two 1:4, low skew, low additive jitter LVPECL output pairs
Two differential clock input pairs
Differential pairs can accept the following differential input
levels: LVDS, LVPECL, CML
Maximum input clock frequency: 2GHz
Output skew: 8ps (typical)
Propagation delay: 270ps (maximum)
Low additive phase jitter, RMS: 47fs (maximum)
Full 3.3V and 2.5V supply voltage
Maximum device current consumption (I
EE
): 93mA (maximum)
Available in lead-free (RoHS 6), 28-Lead VFQFN package
-40°C to 85°C ambient operating temperature
Supports case temperature
105°C operations
Differential PCLKA, nPCLKA and PCLKB, nPCLKB pairs can also
accept single-ended LVCMOS levels. See Applications section
Wiring the Differential Input Levels to Accept Single-ended Levels
(Figure 1A and Figure 1B).
Block Diagram
QA0
nQA0
V
CC
Pin Assignment
nQA1
nQA3
nQA2
QA3
QA2
QA1
V
CC
21 20 19 18 17 16 15
PCLKA
nPCLKA
QA1
nQA1
QA2
nQA2
QA3
nQA3
QB0
nQB0
QB1
nQB1
QB2
nQB2
V
CC
22
23
24
25
26
27
28
1
V
EE
2
QB3
3
nQB3
4
nc
5
PCLKB
6
nPCLKB
7
V
REFB
14
13
12
11
10
9
8
V
EE
nQA0
QA0
V
REFA
nPCLKA
PCLKA
V
CC
V
REFA
Voltage
Reference
QB0
nQB0
V
CC
PCLKB
nPCLKB
QB1
nQB1
QB2
nQB2
QB3
nQB3
8SLVP2104I
28-Lead VFQFN
5mm x 5mm x 0.75mm package body
NB Package
Top View
V
REFB
Voltage
Reference
8SLVP2104 REVISION C 6/8/15
1
©2015 Integrated Device Technology, Inc.

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1337  1059  943  2688  966  27  22  19  55  20 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号