EEWORLDEEWORLDEEWORLD

Part Number

Search

SI5341B-D06553-GMR

Description
Clock generators and supporting productsUltra low-jitter, 10-output, any-frequency (< 350 MHz), any output clock generator
Categorysemiconductor    The clock and timer IC    The clock generator and supporting products   
File Size5MB,54 Pages
ManufacturerSilicon Labs
Websitehttps://www.silabs.com
Download Datasheet Parametric View All

SI5341B-D06553-GMR Online Shopping

Suppliers Part Number Price MOQ In stock  
SI5341B-D06553-GMR - - View Buy Now

SI5341B-D06553-GMR Overview

Clock generators and supporting productsUltra low-jitter, 10-output, any-frequency (< 350 MHz), any output clock generator

SI5341B-D06553-GMR Parametric

Parameter NameAttribute value
MakerSilicon Labs
Product CategoryClock generators and supporting products
seriesSi5341
typeClock Generators
Maximum input frequency750 MHz
Maximum output frequency1028 MHz
Number of outputs10 Output
Duty Cycle - Max60 %
Working power voltage1.8 V, 3.3 V
Working power current115 mA, 120 mA
Minimum operating temperature- 40 C
Maximum operating temperature+ 85 C
Installation styleSMD/SMT
Package/boxQFN-64
EncapsulationReel
Output typeCML, HCSL, LVCMOS, LVDS, LVPECL
productClocks
beat90 fs
Supply voltage - max.3.47 V
Supply voltage - min.1.71 V
Si5341/40 Rev D Data Sheet
Low-Jitter, 10 or 4-Output, Any-Frequency, Any-Output Clock
Generator
The any-frequency, any-output Si5341/40 clock generators combine a wide-band PLL
with proprietary MultiSynth
fractional synthesizer technology to offer a versatile and
high performance clock generator platform. This highly flexible architecture is capable
of synthesizing a wide range of integer and non-integer related frequencies up to 1
GHz on 10 differential clock outputs while delivering sub-100 fs rms phase jitter per-
formance with 0 ppm error. Each of the clock outputs can be assigned its own format
and output voltage enabling the Si5341/40 to replace multiple clock ICs and oscillators
with a single device making it a true "clock tree on a chip."
The Si5341/40 can be quickly and easily configured using ClockBuilderPro software.
Custom part numbers are automatically assigned using a
ClockBuilder Pro
for fast,
free, and easy factory pre-programming or the Si5341/40 can be programmed via I2C
and SPI serial interfaces.
KEY FEATURES
• Generates any combination of output
frequencies from any input frequency
• Ultra-low jitter of 90 fs rms
• Input frequency range:
• External crystal: 25 to 54 MHz
• Differential clock: 10 to 750 MHz
• LVCMOS clock: 10 to 250 MHz
• Output frequency range:
• Differential: 100 Hz to 1028 MHz
• LVCMOS: 100 Hz to 250 MHz
• Highly configurable outputs compatible with
LVDS, LVPECL, LVCMOS, CML, and HCSL
with programmable signal amplitude
• Si5341: 4 input, 10 output, 64-QFN 9x9 mm
• Si5340: 4 input, 4 output, 44-QFN 7x7 mm
Applications:
• Clock tree generation replacing XOs, buffers, signal format translators
• Any-frequency clock translation
• Clocking for FPGAs, processors, memory
• Ethernet switches/routers
• OTN framers/mappers/processors
• Test equipment and instrumentation
• Broadcast video
25-54 MHz XTAL
XA
4 Input
Clocks
IN0
IN1
IN2
OSC
÷INT
÷INT
÷INT
PLL
XB
MultiSynth
MultiSynth
MultiSynth
MultiSynth
MultiSynth
÷INT
÷INT
÷INT
÷INT
÷INT
÷INT
Zero Delay
OUT0
OUT1
Si5340
Up to 10
Output Clocks
OUT2
OUT3
OUT4
OUT5
OUT6
OUT7
Si5341
OUT8
OUT9
FB_IN
Status Flags
I2C / SPI
÷INT
Status Monitor
Control
NVM
÷INT
÷INT
÷INT
÷INT
silabs.com
| Smart. Connected. Energy-friendly.
Rev. 1.0
About SEVBUS Protocol
Has anyone worked on the SEVBUS protocol? Can you tell me about it? Also, which header file should I include in ICP DAS I8431? Where can I download it? Or if you have a Chinese document, please send m...
josn Embedded System
I'm new here, please take care of me!
Does anyone know how to develop PLD?...
vkbvj DSP and ARM Processors
cotex m4 assembly instruction set
[size=4]16-bit data operation instructions[/size] [size=4]Name Function[/size] [size=4]ADC Addition with Carry (ADD with Carry) [/size] [size=4]ADD Addition[/size] [size=4]AND Bitwise AND. The bitwise...
Jacktang Microcontroller MCU
Welcome to join the EEWorld official QQ group/WeChat group!
Hello everyone! Welcome to join the EEWorld Electronics Group! Considering the needs and habits of different netizens, we have established official QQ groups and WeChat groups. The WeChat groups are d...
okhxyyo Suggestions & Announcements
Under WM6.0, can the RIL driver use the IS637 structure to read and write SIM card text messages?
I am currently debugging a cdma modem to make a RIL driver for mobile6.0. I plan to use the CDMA feature. For the SMS part, I decided to use msgIS637InDeliver (receive) and msgIS637OutSubmit (send) to...
malebanshee Embedded System
XILINX FPGA design document for DDR SDRAM
This application note describes a 200 MHz DDR SDRAM (JEDEC DDR400 (PC3200) standard) controller implemented in Virtex-5 devices. This design implementation uses the IDELAY cell to adjust the read data...
eeleader FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 887  1361  1233  2617  236  18  28  25  53  5 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号