EEWORLDEEWORLDEEWORLD

Part Number

Search

GS816118DGT-333I

Description
Static random access memory 2.5 or 3.3V 1M x 18 18M
Categorysemiconductor    Memory IC    Static random access memory   
File Size318KB,37 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric View All

GS816118DGT-333I Online Shopping

Suppliers Part Number Price MOQ In stock  
GS816118DGT-333I - - View Buy Now

GS816118DGT-333I Overview

Static random access memory 2.5 or 3.3V 1M x 18 18M

GS816118DGT-333I Parametric

Parameter NameAttribute value
MakerGSI Technology
Product Categorystatic random access memory
storage18 Mbit
organize1 M x 18
interview time4.5 ns
maximum clock frequency333 MHz
Interface TypeParallel
Supply voltage - max.3.6 V
Supply voltage - min.2.3 V
Supply current—max.260 mA, 305 mA
Minimum operating temperature- 40 C
Maximum operating temperature+ 85 C
Installation styleSMD/SMT
Package/boxTQFP-100
EncapsulationTray
storage typeSDR
seriesGS816118DGT
typePipeline/Flow Through
Factory packaging quantity36
GS816118D(GT/D)/GS816132D(D)/GS816136D(GT/D)
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
1M x 18, 512K x 32, 512K x 36
18Mb Sync Burst SRAMs
400 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 165-bump BGA package
• RoHS-compliant 100-pin TQFP and 165-bump BGA packages
available
Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
SCD Pipelined Reads
The
GS816118D(GT/D)/GS816132D(D)/GS816136D(GT/D)
(Single Cycle Deselect) pipelined synchronous SRAM. DCD
(Dual Cycle Deselect) versions are also available. SCD
SRAMs pipeline deselect commands one stage less than read
commands. SCD RAMs begin turning off their outputs
immediately after the deselect command has been captured in
the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The
GS816118D(GT/D)/GS816132D(D)/GS816136D(GT/D)
operates on a 3.3 V or 2.5 V power supply. All input are 3.3 V
and 2.5 V compatible. Separate output power (V
DDQ
) pins are
used to decouple output noise from the internal circuits and are
3.3 V and 2.5 V compatible.
Functional Description
Applications
The
GS816118D(GT/D)/GS816132D(D)/GS816136D(GT/D)
is
an 18,874,368-bit high performance synchronous SRAM with
a 2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx,
BW, GW) are synchronous and are controlled by a positive-
edge-triggered clock input (CK). Output enable (G) and power
down control (ZZ) are asynchronous inputs. Burst cycles can
be initiated with either ADSP or ADSC inputs. In Burst mode,
subsequent burst addresses are generated internally and are
controlled by ADV. The burst address counter may be
configured to count in either linear or interleave order with the
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
-400
2.5
2.5
370
430
4.0
4.0
275
315
1/37
-375
2.5
2.66
350
410
4.2
4.2
265
300
-333
2.5
3.3
310
365
4.5
4.5
255
285
-250
2.5
4.0
250
290
5.5
5.5
220
250
-200
3.0
5.0
210
240
6.5
6.5
205
225
-150
3.8
6.7
185
200
7.5
7.5
190
205
Unit
ns
ns
mA
mA
ns
ns
mA
mA
© 2011, GSI Technology
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03b 9/2013
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
C2000 Delfino MCU F28379D LaunchPad Development Kit
The C2000 Delfino MCU LaunchPad Development Kit is an affordable evaluation platform that provides designers with a low-cost development kit for high-performance digital control applications. This too...
Jacktang Microcontroller MCU
Design of breathing light based on FPGA
...
至芯科技FPGA大牛 FPGA/CPLD
Parasitic inductance of PCB through-holes (vias)
Parasitic inductance of PCB through-holes (vias) For digital circuit designers, the inductance of vias is more important than the capacitance. Every via has a parasitic series inductance. Because the ...
毛承玲 PCB Design
Show the process of WEBENCH design + easy power module power design
The process of WEBENCH design + Easy Power Module Power Design I learned about the Easy Power Module relatively late, and I didn't know why there was a SIMPLE SWITCHER tool earlier. Here, this tool is...
gaon Analogue and Mixed Signal
360 offers a complete set of CubieBoard3 CubieTruck development boards for free shipping at an original price of 569
[i=s]This post was last edited by Dream Chaser on 2015-4-16 20:27[/i] I put the purchase link on Xianyu [url=http://2.taobao.com/item.htm?id=44867253907&grade=8.5&tracelog=sns_share_urlshare]http://2....
追梦赤子心 Buy&Sell
Taking 128*64 LCD as an example, is its font library solidified in the hardware?
I have a question. Taking a 128*64 LCD as an example, is its font library fixed in the hardware?...
大宝 MCU

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1311  149  666  987  2056  27  3  14  20  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号