EEWORLDEEWORLDEEWORLD

Part Number

Search

841N4830BKILF/W

Description
Femtoclock NG Crystal-To-HCSL Frequency Synthesizer
Categorysemiconductor    The clock and timer IC    The clock synthesizer/jitter cleaners   
File Size776KB,29 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Environmental Compliance
Download Datasheet Parametric View All

841N4830BKILF/W Overview

Femtoclock NG Crystal-To-HCSL Frequency Synthesizer

841N4830BKILF/W Parametric

Parameter NameAttribute value
MakerIDT (Integrated Device Technology, Inc.)
Product CategoryClock synthesizer/jitter cleaner
series841N4830
Number of outputs6 Output
Output levelHCSL, LVCMOS/LVTTL, LVPECL
Maximum output frequency100 MHz
Input levelHCSL, LVDS, LVPECL
Maximum input frequency25 MHz
Supply voltage - max.3.6 V
Supply voltage - min.3 V
Minimum operating temperature- 40 C
Maximum operating temperature+ 85 C
Installation styleSMD/SMT
Package/boxVFQFN-32
productClock Synthesizers
typeFemtoClock NG Crystal to HCSL Frequency Synthesizer
Working power current170 mA
Factory packaging quantity2500
FemtoClock
®
NG Crystal-to-HCSL
Frequency Synthesizer
841N4830
Datasheet
General Description
The 841N4830 is a 3 HCSL, 1 LVPECL and 2 LVCMOS output
Synthesizer optimized to generate PCI Express reference clock
frequencies. The device uses IDT’s fourth generation FemtoClock
®
NG technology for synthesis of high clock frequency at very low
phase noise. It provides low power consumption with good power
supply noise rejection. Using a 25MHz, 12pF parallel resonant
crystal, the following frequencies can be generated: 100MHz,
50MHz and 25MHz. Maximum rms phase jitter of 0.36ps, easily
meets PCI Express jitter requirements. The 841N4830 is packaged
in a small 32-pin VFQFN package.
Features
Fourth generation FemtoClock
®
Next Generation (NG) technology
Three differential HCSL outputs, one differential LVPECL and
two single-ended LVCMOS/LVTTL outputs
Crystal oscillator interface designed for a 25MHz, 12pF parallel
resonant crystal
CLK/nCLK input pair can accept the following differential input
levels: LVPECL, LVDS, HCSL
A 25MHz crystal generates output frequencies of: 100MHz,
50MHz and 25MHz
VCO frequency: 2GHz
RMS Phase Jitter @ 100MHz, (12kHz – 20MHz) using a 25MHz
crystal: 0.36ps (maximum)
Power supply noise rejection PSNR: -45dB (typical)
PCI Express Gen 2 (5 Gb/s) jitter compliant
Full 3.3V supply mode
-40°C to 85°C ambient operating temperature
Available in lead-free (RoHS 6) package
Block Diagram
nOE_REF
Pulldown
25MHz LVPECL
Pin Assignment
nOEA
IREF
nQA0
REF_OUT
PLL_BYPASS
Pulldown
nOEA
Pulldown
25MHz
nREF_OUT
32 31 30 29 28 27 26 25
PLL_BYPASS
nOE_REF
nOEB
1
2
3
4
5
6
7
8
9
10 11 12 13 14 15 16
24
QA1
nQA1
V
DDO
QA2
nQA2
GND
QA3
V
DDO_QA3
841N4830
32-Lead VFQFN
5mm x 5mm x 0.925mm
package body
K Package
Top View
GND
23
22
21
20
19
18
17
V
DDO
V
DDA
XTAL_IN
1
100MHz HCSL
OSC
XTAL_OUT
CLK
Pulldown
nCLK
Pullup
CLK_SEL
Pullup
0
PFD
&
LPF
1
FemtoClock® NG
VCO
2GHz
3
QA[2:0]
÷20
0
3
nQA[2:0]
100MHz LVCMOS
DIV2_QB
V
DDA
CLK
nCLK
V
DDO_REF
QA3
V
DD_OSC
nREF_OUT
REF_OUT
CLK_SEL
XTAL_IN
0
100/50MHz
LVCMOS
IREF
QB
÷80
÷2
1
DIV2_QB
Pullup
nOEB
Pulldown
©2016 Integrated Device Technology, Inc.
1
Revision F, May 23, 2016
XTAL_OUT
V
DDO_QB
QB
÷1
QA0
V
DD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 653  712  1038  143  1652  14  15  21  3  34 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号