EEWORLDEEWORLDEEWORLD

Part Number

Search

74ALVCH16601DGG:11

Description
Bus transceiver 18-BIT UNIV BUS
Categorylogic    logic   
File Size223KB,16 Pages
ManufacturerNexperia
Websitehttps://www.nexperia.com
Download Datasheet Parametric View All

74ALVCH16601DGG:11 Overview

Bus transceiver 18-BIT UNIV BUS

74ALVCH16601DGG:11 Parametric

Parameter NameAttribute value
Brand NameNexperia
Parts packaging codeTSSOP
package instructionTSSOP,
Contacts56
Manufacturer packaging codeSOT364-1
Other featuresALSO OPERATES AT 3 TO 3.6V SUPPLY
seriesALVC/VCX/A
JESD-30 codeR-PDSO-G56
JESD-609 codee4
length14 mm
Logic integrated circuit typeREGISTERED BUS TRANSCEIVER
Humidity sensitivity level1
Number of digits18
Number of functions1
Number of ports2
Number of terminals56
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output characteristics3-STATE
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeTSSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius)260
propagation delay (tpd)5.9 ns
Certification statusNot Qualified
Maximum seat height1.2 mm
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceNICKEL PALLADIUM GOLD
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationDUAL
Maximum time at peak reflow temperature30
width6.1 mm
Base Number Matches1
74ALVCH16601
Rev. 3 — 13 August 2018
18-bit universal bus transceiver; 3-state
Product data sheet
1. General description
The 74ALVCH16601 is an 18-bit universal transceiver featuring non-inverting 3-state bus
compatible outputs in both send and receive directions. Data flow in each direction is controlled by
output enable (OEAB and OEBA), latch enable (LEAB and LEBA), and clock (CPAB and CPBA)
inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is HIGH.
When LEAB is LOW, the A data is latched if CPAB is held at a HIGH or LOW logic level. If LEAB is
LOW, the A-bus data is stored in the latch/flip-flop on the LOW-to-HIGH transition of CPAB. When
OEAB is LOW, the outputs are active. When OEAB is HIGH, the outputs are in the high-impedance
state. The clocks can be controlled with the clock-enable inputs (CEBA and CEAB).
Data flow for B-to-A is similar to that of A-to-B but uses OEBA, LEBA and CPBA.
To ensure the high impedance state during power up or power down, OEBA and OEAB should
be tied to V
CC
through a pullup resistor; the minimum value of the resistor is determined by the
current-sinking/current-sourcing capability of the driver.
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
2. Features and benefits
CMOS low power consumption
MultiByte flow-through standard pin-out architecture
Low inductance multiple V
CC
and GND pins for minimum noise and ground bounce
Direct interface with TTL levels
Bus hold on data inputs
Output drive capability 50 Ω transmission lines at 85 °C
Current drive ±24 mA at 3.0 V
Complies with JEDEC standards:
JESD8-5 (2.3 V to 2.7 V)
JESD8B/JESD36 (2.7 V to 3.6 V)
ESD protection:
HBM ANSI/ESDA/JEDEC JS-001 exceeds 2000 V
CDM JESD22-C101E exceeds 1000 V
3. Ordering information
Table 1. Ordering information
Type number
Package
Temperature range
74ALVCH16601DGG −40 °C to +85 °C
Name
TSSOP56
Description
plastic thin shrink small outline package;
56 leads; body width 6.1 mm
Version
SOT364-1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 341  1864  1264  598  328  7  38  26  13  10 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号