EEWORLDEEWORLDEEWORLD

Part Number

Search

MT46V16M16P-5B:M TR

Description
Dynamic Random Access Memory DDR 256M 16MX16 TSOP
Categorysemiconductor    Memory IC    Dynamic random access memory   
File Size2MB,93 Pages
ManufacturerMicron
Websitehttp://www.micron.com/
Environmental Compliance
Download Datasheet Parametric View All

MT46V16M16P-5B:M TR Overview

Dynamic Random Access Memory DDR 256M 16MX16 TSOP

MT46V16M16P-5B:M TR Parametric

Parameter NameAttribute value
MakerMicron
Product Categorydynamic random access memory
typeSDRAM - DDR1
Data bus width16 bit
organize16 M x 16
Package/boxTSOP-66
storage256 Mbit
maximum clock frequency200 MHz
Supply voltage - max.2.7 V
Supply voltage - min.2.3 V
Supply current—max.175 mA
Minimum operating temperature0 C
Maximum operating temperature+ 70 C
seriesMT46V
EncapsulationCut Tape
EncapsulationMouseReel
EncapsulationReel
Installation styleSMD/SMT
Factory packaging quantity1000
256Mb: x4, x8, x16 DDR SDRAM
Features
Double Data Rate (DDR) SDRAM
MT46V64M4 – 16 Meg x 4 x 4 banks
MT46V32M8 – 8 Meg x 8 x 4 banks
MT46V16M16 – 4 Meg x 16 x 4 banks
Features
• V
DD
= 2.5V ±0.2V; V
DDQ
= 2.5V ±0.2V
V
DD
= 2.6V ±0.1V; V
DDQ
= 2.6V ±0.1V (DDR400)
1
• Bidirectional data strobe (DQS) transmitted/
received with data, that is, source-synchronous data
capture (x16 has two – one per byte)
• Internal, pipelined double data rate (DDR)
architecture; two data accesses per clock cycle
• Differential clock inputs (CK and CK#)
• Commands entered on each positive CK edge
• DQS edge-aligned with data for READs; center-
aligned with data for WRITEs
• DLL to align DQ and DQS transitions with CK
• Four internal banks for concurrent operation
• Data mask (DM) for masking write data
(x16 has two – one per byte)
• Programmable burst lengths (BL): 2, 4, or 8
• Auto refresh
64ms, 8192-cycle
• Longer-lead TSOP for improved reliability (OCPL)
• 2.5V I/O (SSTL_2-compatible)
• Concurrent auto precharge option supported
t
RAS lockout supported (
t
RAP =
t
RCD)
Options
Marking
• Configuration
64M4
64 Meg x 4 (16 Meg x 4 x 4 banks)
32M8
32 Meg x 8 (8 Meg x 8 x 4 banks)
16M16
16 Meg x 16 (4 Meg x 16 x 4 banks)
• Plastic package – OCPL
TG
66-pin TSOP
P
66-pin TSOP (Pb-free)
• Plastic package
CV
60-ball FBGA (8mm x 12.5mm)
CY
60-ball FBGA (8mm x 12.5mm)
(Pb-free)
• Timing – cycle time
-5B
3
5ns @ CL = 3 (DDR400)
-6
2
6ns @ CL = 2.5 (DDR333) FBGA only
-6T
2
6ns @ CL = 2.5 (DDR333) TSOP only
• Self refresh
None
Standard
L
Low-power self refresh
• Temperature rating
None
Commercial (0 C to +70 C)
IT
Industrial (–40 C to +85 C)
• Revision
:K
4
x4, x8, x16
:M
x4, x8, x16
Notes: 1. DDR400 devices operating at < DDR333
conditions can use V
DD
/V
DDQ
= 2.5V +0.2V.
2. Available only on Revision K.
3. Available only on Revision M.
4. Not recommended for new designs.
Table 1:
Key Timing Parameters
CL = CAS (READ) latency; MIN clock rate with 50% duty cycle at CL = 2 (-75E, -75Z), CL = 2.5 (-6, -6T, -75), and
CL = 3 (-5B)
Clock Rate (MHz)
Access
Window
±0.70ns
±0.70ns
±0.70ns
±0.75ns
±0.75ns
DQS–DQ
Skew
0.40ns
0.40ns
0.45ns
0.50ns
0.50ns
Speed Grade
-5B
-6
6T
-75E/-75Z
-75
CL = 2
133
133
133
133
100
CL = 2.5
167
167
167
133
133
CL = 3
200
n/a
n/a
n/a
n/a
Data-Out Window
1.6ns
2.1ns
2.0ns
2.5ns
2.5ns
PDF: 09005aef80768abb/Source: 09005aef82a95a3a
256Mb_DDR_x4x8x16_D1.fm - 256Mb DDR: Rev. S, Core DDR: Rev. E 3/15 EN
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2003 Micron Technology, Inc. All rights reserved.
Products and specifications discussed herein are subject to change by Micron without notice.
My 2019 eSports Tour
Hello everyone, I am very happy to share my experience in the competition with you. It has been a while since the end of the competition. Looking back, it seems that the feeling during the competition...
zheng_123 Electronics Design Contest
Online crazy waiting: How to specify SDK when writing build using command line?
evc D:\Build\Source\Maway\source\Guide\Guide.vcw /make "Guide - Win32 (WCE ARMV4I) Release" This is platform specific... I don't know how to specify the SDK? Ask ING......
wangshujun Embedded System
mcp2515 based on stm32 cannot enter normal mode???????????
void MCP_2515_init() {SPIReset();delay_ms(1000); //SPIRead(0x0e);dummy=SPIByteRead(CANSTAT);number=SPIByteRead(CANCTRL);//SPIByteWrite(CANCTRL,0x80);//CAN1¤×÷ú£ê//SPIByteWrite(RXM0SIDH,0x00); //SPIByt...
小麻8 stm32/stm8
The principle and application of 3-axis control chip TMC428
[b][font=宋体][size=12pt][/size][/font][/b] [b][font=宋体][size=12pt]3[/size][/font][/b][b][font=宋体][size=12pt]Principle and Application of 3[/size][/font][/b][b][font=宋体][size=12pt]Axis Stepper Motor Con...
trinamic Industrial Control Electronics
Please help me with a simple favor. If the test passes, all the brothers with BBB will thank me.
All you need to do is type ldd /bin/cat ldd /bin/find or something like that in BBB, and then paste the output to me. If you don't have the ldd command, you can use opkg install ldd to install it....
airqj DSP and ARM Processors
Does anyone know the PC program for RS232 communication between C51 microcontroller and PC?
As the title suggests, I need a program urgently, a PC program for C51 microcontroller to communicate with PC via RS232, using vc. I am new here, please help!...
fjmxnh626389 51mcu

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 96  905  1095  1785  1346  2  19  23  36  28 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号