EEWORLDEEWORLDEEWORLD

Part Number

Search

W979H6KBVX1E

Description
Dynamic random access memory 512Mb LPDDR2, x16, 533MHz
Categorysemiconductor    Memory IC    Dynamic random access memory   
File Size2MB,123 Pages
ManufacturerWinbond Electronics Corporation
Websitehttp://www.winbond.com.tw
Environmental Compliance
Download Datasheet Parametric View All

W979H6KBVX1E Online Shopping

Suppliers Part Number Price MOQ In stock  
W979H6KBVX1E - - View Buy Now

W979H6KBVX1E Overview

Dynamic random access memory 512Mb LPDDR2, x16, 533MHz

W979H6KBVX1E Parametric

Parameter NameAttribute value
MakerWinbond Electronics Corporation
Product Categorydynamic random access memory
typeSDRAM - LPDDR2
Data bus width16 bit
organize32 M x 16
Package/boxVFBGA-134
storage512 Mbit
maximum clock frequency533 MHz
Supply voltage - max.1.95 V
Supply voltage - min.1.14 V
Supply current—max.25 mA
Minimum operating temperature- 25 C
Maximum operating temperature+ 85 C
seriesW979H6KB
EncapsulationTray
Installation styleSMD/SMT
Factory packaging quantity168
W979H6KB / W979H2KB
LPDDR2-S4B 512Mb
Table of Contents-
1.
2.
3.
4.
4.1
4.2
5.
5.1
5.2
6.
7.
7.1
7.2
GENERAL DESCRIPTION ............................................................................................................................................ 6
FEATURES .................................................................................................................................................................... 6
ORDER INFORMATION ................................................................................................................................................ 7
PIN CONFIGURATION .................................................................................................................................................. 8
134 Ball VFBGA ............................................................................................................................................................. 8
168 Ball WFBGA ............................................................................................................................................................ 9
PIN DESCRIPTION ..................................................................................................................................................... 10
Basic Functionality ....................................................................................................................................................... 10
Addressing Table ......................................................................................................................................................... 11
BLOCK DIAGRAM ....................................................................................................................................................... 12
FUNCTIONAL DESCRIPTION..................................................................................................................................... 13
Simplified LPDDR2 State Diagram .............................................................................................................................. 13
7.1.1
7.2.1
7.2.2
7.2.3
7.2.4
7.2.5
7.2.6
7.2.7
Simplified LPDDR2 Bus Interface State Diagram ......................................................................................................... 14
Power Ramp and Device Initialization.......................................................................................................................... 15
Timing Parameters for Initialization .............................................................................................................................. 17
Power Ramp and Initialization Sequence .................................................................................................................... 17
Initialization after Reset (without Power ramp) ............................................................................................................. 18
Power-off Sequence .................................................................................................................................................... 18
Timing Parameters Power-Off ..................................................................................................................................... 18
Uncontrolled Power-Off Sequence .............................................................................................................................. 18
Mode Register Assignment and Definition ................................................................................................................... 19
Mode Register Assignment ............................................................................................................................... 19
MR0_Device Information (MA[7:0] = 00H) ................................................................................................................... 20
MR1_Device Feature 1 (MA[7:0] = 01H) ...................................................................................................................... 20
Burst Sequence by Burst Length (BL), Burst Type (BT), and Warp Control (WC) .............................................. 21
Non Wrap Restrictions ...................................................................................................................................... 21
MR2_Device Feature 2 (MA[7:0] = 02H) ...................................................................................................................... 22
MR3_I/O Configuration 1 (MA[7:0] = 03H) ................................................................................................................... 22
MR4_Device Temperature (MA[7:0] = 04H) ................................................................................................................. 22
MR5_Basic Configuration 1 (MA[7:0] = 05H) ............................................................................................................... 23
MR6_Basic Configuration 2 (MA[7:0] = 06H) ............................................................................................................... 23
MR7_Basic Configuration 3 (MA[7:0] = 07H) ............................................................................................................... 23
MR8_Basic Configuration 4 (MA[7:0] = 08H) ............................................................................................................... 23
MR9_Test Mode (MA[7:0] = 09H) ................................................................................................................................ 23
MR10_Calibration (MA[7:0] = 0AH) ............................................................................................................................. 24
MR16_PASR_Bank Mask (MA[7:0] = 10H) .................................................................................................................. 24
MR32_DQ Calibration Pattern A (MA[7:0] = 20H) ........................................................................................................ 25
MR40_DQ Calibration Pattern B (MA[7:0] = 28H) ........................................................................................................ 25
MR63_Reset (MA[7:0] = 3FH): MRW only ................................................................................................................... 25
Activate Command ...................................................................................................................................................... 25
Activate Command Cycle: tRCD = 3, tRP = 3, tRRD = 2 ................................................................................... 25
Command Input Setup and Hold Timing............................................................................................................ 26
CKE Input Setup and Hold Timing .................................................................................................................... 26
Read and Write Access Modes.................................................................................................................................... 27
Burst Read Command ................................................................................................................................................. 27
Data Output (Read) Timing (tDQSCKmax) ........................................................................................................ 27
Data Output (Read) Timing (tDQSCKmin)......................................................................................................... 28
Burst Read: RL = 5, BL = 4, tDQSCK > tCK ...................................................................................................... 28
Burst Read: RL = 3, BL = 8, tDQSCK < tCK ...................................................................................................... 29
Power-up, Initialization, and Power-Off ........................................................................................................................ 15
7.3
Mode Register Definition .............................................................................................................................................. 19
7.3.1
7.3.1.1
7.3.2
7.3.3
7.3.3.1
7.3.3.2
7.3.4
7.3.5
7.3.6
7.3.7
7.3.8
7.3.9
7.3.10
7.3.11
7.3.12
7.3.13
7.3.14
7.3.15
7.3.16
7.4
Command Definitions and Timing Diagrams ................................................................................................................ 25
7.4.1
7.4.1.1
7.4.1.2
7.4.1.3
7.4.2
7.4.3
7.4.3.1
7.4.3.2
7.4.3.3
7.4.3.4
Publication Release Date: Feb. 18, 2016
Revision: A01-003
-1-

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1  27  1947  2696  103  1  40  55  3  49 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号