EEWORLDEEWORLDEEWORLD

Part Number

Search

HD74LV1GT02AVSE-E

Description
LV/LV-A/LVX/H SERIES, 2-INPUT NOR GATE, PDSO5, 1.20 X 1.60 MM, 0.50 MM PITCH, PLASTIC, VSON-5
Categorylogic   
File Size102KB,7 Pages
ManufacturerRenesas Electronics Corporation
Websitehttps://www.renesas.com/
Environmental Compliance  
Download Datasheet Parametric View All

HD74LV1GT02AVSE-E Overview

LV/LV-A/LVX/H SERIES, 2-INPUT NOR GATE, PDSO5, 1.20 X 1.60 MM, 0.50 MM PITCH, PLASTIC, VSON-5

HD74LV1GT02AVSE-E Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerRenesas Electronics Corporation
Parts packaging codeSON
package instructionVSOF,
Contacts5
Reach Compliance Codecompliant
Is SamacsysN
seriesLV/LV-A/LVX/H
JESD-30 codeR-PDSO-F5
JESD-609 codee6
length1.6 mm
Logic integrated circuit typeNOR GATE
Humidity sensitivity level1
Number of functions1
Number of entries2
Number of terminals5
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeVSOF
Package shapeRECTANGULAR
Package formSMALL OUTLINE, VERY THIN PROFILE
Peak Reflow Temperature (Celsius)260
propagation delay (tpd)15.5 ns
Certification statusNot Qualified
Maximum seat height0.6 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTIN BISMUTH
Terminal formFLAT
Terminal pitch0.5 mm
Terminal locationDUAL
Maximum time at peak reflow temperature20
width1.2 mm
Base Number Matches1
HD74LV1GT02A
2–input NOR Gate / CMOS Logic Level Shifter
REJ03D0116-0900
Rev.9.00
Mar 21, 2008
Description
The HD74LV1GT02A is high-speed CMOS two input NOR gate using silicon gate CMOS process. With CMOS low
power dissipation, it provides high-speed equivalent to LS–TTL series. The internal circuit of three stages construction
with buffer provides wide noise margin and stable output. The input protection circuitry on this device allows over
voltage tolerance on the input, allowing the device to be used as a logic–level translator from 3.0 V CMOS Logic to 5.0
V CMOS Logic or from 1.8 V CMOS logic to 3.0 V CMOS Logic while operating at the high-voltage power supply.
Low voltage and high-speed operation is suitable for the battery powered products (e.g., notebook computers), and the
low power consumption extends the battery life.
Features
The basic gate function is lined up as Renesas uni logic series.
Supplied on emboss taping for high-speed automatic mounting.
TTL compatible input level.
Supply voltage range : 3.0 to 5.5 V
Operating temperature range : –40 to +85°C
Logic-level translate function
3.0 V CMOS logic
5.0 V CMOS logic (@V
CC
= 5.0 V)
1.8 V or 2.5 V CMOS logic
3.3 V CMOS logic (@V
CC
= 3.3 V)
All inputs V
IH
(Max.) = 5.5 V (@V
CC
= 0 V to 5.5 V)
All outputs V
O
(Max.) = 5.5 V (@V
CC
= 0 V)
Output current ±6 mA (@V
CC
= 3.0 V to 3.6 V), ±12 mA (@V
CC
= 4.5 V to 5.5 V)
All the logical input has hysteresis voltage for the slow transition.
Ordering Information
Part Name
HD74LV1GT02ACME
HD74LV1GT02AVSE
Note:
Package Type
CMPAK–5 pin
VSON–5 pin
Package Code
(Previous Code)
PTSP0005ZC-A
(CMPAK-5V)
PUSN0005KA-A
(TNP-5DV)
Package
Abbreviation
CM
VS
Taping Abbreviation
(Quantity)
E (3000 pcs/reel)
E (3000 pcs/reel)
Please consult the sales office for the above package availability.
REJ03D0116-0900 Rev.9.00, Mar 21, 2008
Page 1 of 6

Recommended Resources

Popular Articles

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1350  1202  1449  1288  1940  28  25  30  26  40 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号