EEWORLDEEWORLDEEWORLD

Part Number

Search

CAT35C804ACI

Description
EEPROM, 256X16, Serial, CMOS
Categorystorage   
File Size89KB,14 Pages
ManufacturerCatalyst
Websitehttp://www.catalyst-semiconductor.com/
Download Datasheet Parametric View All

CAT35C804ACI Overview

EEPROM, 256X16, Serial, CMOS

CAT35C804ACI Parametric

Parameter NameAttribute value
MakerCatalyst
package instruction, DIE OR CHIP
Reach Compliance Codeunknown
Is SamacsysN
Spare memory width8
Data retention time - minimum10
Durability10000 Write/Erase Cycles
memory density4096 bit
Memory IC TypeEEPROM
memory width16
word count256 words
character code256
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize256X16
Encapsulate equivalent codeDIE OR CHIP
Parallel/SerialSERIAL
power supply5 V
Certification statusNot Qualified
Maximum standby current0.0001 A
Maximum slew rate0.003 mA
Nominal supply voltage (Vsup)5 V
technologyCMOS
Temperature levelINDUSTRIAL
write protectSOFTWARE
Base Number Matches1
Preliminary
CAT35C804A
4K-Bit Secure Access Serial E
2
PROM
FEATURES
s
Single 5V Supply
s
Password READ/WRITE Protection: 1 to 8 Bytes
s
Memory Pointer WRITE Protection
s
Sequential READ Operation
s
256 x16 or 512 x 8 Selectable Serial Memory
s
UART Compatible Asynchronous Protocol
s
100,000 Program/Erase Cycles
s
Commercial, Industrial and Automotive
Temperature Ranges
s
I/O Speed: 9600 Baud
–Clock Frequency: 4.9152 MHz Xtal
s
Low Power Consumption:
–Active: 3 mA
–Standby: 250
µ
A
s
100 Year Data Retention
DESCRIPTION
The CAT35C804A is a 4K-bit Serial E
2
PROM that safe-
guards stored data from unauthorized access by use of
a user selectable (1 to 8 byte) access code and a
movable memory pointer. Two operating modes provide
unprotected and password-protected operation allow-
ing the user to configure the device as anything from a
ROM to a fully protected no-access memory. The
CAT35C804A uses a UART compatible asynchronous
protocol and has a Sequential Read feature where data
can be sequentially clocked out of the memory array.
The device is available in 8-pin DIP or 16-pin SOIC
packages.
PIN CONFIGURATION
DIP Package (P)
CS
CLK
DI
DO
1
2
3
4
8
7
6
5
VCC
PE
ERR
GND
BLOCK DIAGRAM
SOIC Package (J)
NC
NC
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
NC
NC
VCC
PE
ERR
GND
NC
NC
5074 FHD F01
CS
CLK
DI
DO
NC
NC
VCC
GND
-
64-BIT ACCESS CODE
&
CONTROL BLOCK
SERIAL
COMMUNI-
CATION
BLOCK
PIN FUNCTIONS
Pin Name
CS
DO
(1)
CLK
DI
(1)
PE
ERR
V
CC
GND
Function
Chip Select
Serial Data Output
Clock Input
Serial Data Input
Parity Enable
Error Indication Pin
+5V Power Supply
Ground
DO
CLK
PE
CS
DI
4K-BIT EEPROM
ARRAY
R/W
BUFFER
ADDRESS
DECODER
INSTRUCTION
REGISTER
ERR
INSTRUCTION
DECODER
ADDRESS
REGISTER
STATUS
REGISTER
MEMORY
POINTER
Note:
(1) DI, DO may be tied together to form a common I/O.
35C804 F02
© 1998 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 25043-00 2/98

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 914  1438  2187  1191  2668  19  29  45  24  54 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号