EEWORLDEEWORLDEEWORLD

Part Number

Search

PSD934F5V-15J

Description
256K X 8 FLASH, 27 I/O, PIA-GENERAL PURPOSE, PQFP52
Categorysemiconductor    The embedded processor and controller   
File Size651KB,95 Pages
ManufacturerSTMicroelectronics
Websitehttp://www.st.com/
Download Datasheet Parametric View All

PSD934F5V-15J Overview

256K X 8 FLASH, 27 I/O, PIA-GENERAL PURPOSE, PQFP52

PSD934F5V-15J Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals52
Maximum operating temperature70 Cel
Minimum operating temperature0.0 Cel
Maximum supply/operating voltage3.6 V
Minimum supply/operating voltage3 V
Rated supply voltage3.3 V
Number of input and output buses27
Processing package descriptionPlastic, Quad Flat Package-52
Lead-freeYes
EU RoHS regulationsYes
stateDISCONTINUED
packaging shapeSQUARE
Package SizeFLATPACK
surface mountYes
Terminal formGULL WING
Terminal spacing0.6500 mm
terminal coatingMATTE Tin
Terminal locationFour
Packaging MaterialsPlastic/Epoxy
Temperature levelCOMMERCIAL
Microprocessor typeUniversal PIA
Number of ports3
PSD834F2V
Flash PSD, 3.3V Supply, for 8-bit MCUs
2 Mbit + 256 Kbit Dual Flash Memories and 64 Kbit SRAM
PRELIMINARY DATA
FEATURES SUMMARY
s
FLASH IN-SYSTEM PROGRAMMABLE (ISP)
PERIPHERAL FOR 8-BIT MCUs
s
3.3 V±10% SINGLE SUPPLY VOLTAGE
s
2 MBIT OF PRIMARY FLASH MEMORY (8
UNIFORM SECTORS, 32K x 8)
s
256 KBIT SECONDARY FLASH MEMORY (4
UNIFORM SECTORS)
s
64 KBIT OF BATTERY-BACKED SRAM
s
OVER 3,000 GATES OF PLD: DPLD and CPLD
s
27 RECONFIGURABLE I/O PORTS
s
ENHANCED JTAG SERIAL PORT
s
PROGRAMMABLE POWER MANAGEMENT
s
HIGH ENDURANCE:
– 100,000 Erase/WRITE Cycles of Flash
Memory
– 1,000 Erase/WRITE Cycles of PLD
Figure 1. Packages
PQFP52 (M)
PLCC52 (J)
November 2003
This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.
Rev. 2.0
1/95
FPGA Learning Notes-----FPGA Competition Adventure
...
至芯科技FPGA大牛 FPGA/CPLD
In Verilog, one working clock and the other counting clock are needed, but always cannot be nested. How to solve this problem?
In Verilog, one working clock and the other counting clock are needed, but always cannot be nested. How to solve this problem?...
等待去做 Embedded System
SABER simulation of Boost-pfc circuit
Now the switch tube is not working, what's going on? The schematic diagram is what I saw in a book. The schematic diagram is in the attachment. Please give me some advice, thank you~~~~...
schwarzenggar Analogue and Mixed Signal
A simple question about porting uC/OS-2 on AVR
I simulated it with Proteus and debugged it with AVR STUDIO. But there were always errors. Finally, I found that the problem was: In the following program, Task5 returns directly to the main function ...
wangxiongke Embedded System
Fluke 5080A Multi-function Multi-product Calibrator Video Introduction and Operation Guide (Liu Guokun)
The 5080A can provide standard AC/DC voltage, AC/DC current, resistance and power. It can calibrate various meters including analog meters, panel meters, digital multimeters, power meters, etc. By usi...
pa2792 Energy Infrastructure?
Sharing: Component Failure Analysis Methods
[i=s]This post was last edited by qwqwqw2088 on 2021-10-29 12:57[/i]Once a device breaks down, don't stay away from it, but treat it as a treasure.Everyone who drives knows where is the best place to ...
qwqwqw2088 Power technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 673  379  2739  123  1368  14  8  56  3  28 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号