EEWORLDEEWORLDEEWORLD

Part Number

Search

PSD934F5V-12MT

Description
256K X 8 FLASH, 27 I/O, PIA-GENERAL PURPOSE, PQFP52
Categorysemiconductor    The embedded processor and controller   
File Size651KB,95 Pages
ManufacturerSTMicroelectronics
Websitehttp://www.st.com/
Download Datasheet Parametric View All

PSD934F5V-12MT Overview

256K X 8 FLASH, 27 I/O, PIA-GENERAL PURPOSE, PQFP52

PSD934F5V-12MT Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals52
Maximum operating temperature70 Cel
Minimum operating temperature0.0 Cel
Maximum supply/operating voltage3.6 V
Minimum supply/operating voltage3 V
Rated supply voltage3.3 V
Number of input and output buses27
Processing package descriptionPlastic, Quad Flat Package-52
Lead-freeYes
EU RoHS regulationsYes
stateDISCONTINUED
packaging shapeSQUARE
Package SizeFLATPACK
surface mountYes
Terminal formGULL WING
Terminal spacing0.6500 mm
terminal coatingMATTE Tin
Terminal locationFour
Packaging MaterialsPlastic/Epoxy
Temperature levelCOMMERCIAL
Microprocessor typeUniversal PIA
Number of ports3
PSD834F2V
Flash PSD, 3.3V Supply, for 8-bit MCUs
2 Mbit + 256 Kbit Dual Flash Memories and 64 Kbit SRAM
PRELIMINARY DATA
FEATURES SUMMARY
s
FLASH IN-SYSTEM PROGRAMMABLE (ISP)
PERIPHERAL FOR 8-BIT MCUs
s
3.3 V±10% SINGLE SUPPLY VOLTAGE
s
2 MBIT OF PRIMARY FLASH MEMORY (8
UNIFORM SECTORS, 32K x 8)
s
256 KBIT SECONDARY FLASH MEMORY (4
UNIFORM SECTORS)
s
64 KBIT OF BATTERY-BACKED SRAM
s
OVER 3,000 GATES OF PLD: DPLD and CPLD
s
27 RECONFIGURABLE I/O PORTS
s
ENHANCED JTAG SERIAL PORT
s
PROGRAMMABLE POWER MANAGEMENT
s
HIGH ENDURANCE:
– 100,000 Erase/WRITE Cycles of Flash
Memory
– 1,000 Erase/WRITE Cycles of PLD
Figure 1. Packages
PQFP52 (M)
PLCC52 (J)
November 2003
This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.
Rev. 2.0
1/95
About real-time data collection
Sorry for the trouble, heroes.What I need to do is live AD, then transmit it via optical fiber, and then receive and restore the DA output. It is just a real-time acquisition, and the processing part ...
liangcongrui FPGA/CPLD
I have 500 RMB and want two LM3S8962 development kits for 49 RMB each.
If the title is correct, please contact wanghui@bupt.edu.cn...
mybays Microcontroller MCU
Request information about Teletext
Request information about Teletext...
93945021 Embedded System
H-bridge amplifier circuit
[i=s]This post was last edited by paulhyde on 2014-9-15 03:43[/i]I am looking for components for the H-bridge amplifier circuit. Which type of transistor is better? Which type of diode is better?:Sad:...
990123907 Electronics Design Contest
[VIII] [FPGA Learning Series - Example] ModelSim - No design, no simulation
[align=center][FPGA Learning Series - Example][/align][align=center][u]ModelSim[/u][u]—No Design, No Simulation[/u][/align][align=left][color=#000000]Just when I was about to start writing some exampl...
kdy FPGA/CPLD
The driver of uda1341 cannot be started
The simulation effect diagram of ModelSim Altera is as follows: The L3 interface control of Udal341 chip is as shown in Figure 1. When Mode_L3 is low (address mode), each rising edge of Sysclk_L3 send...
kready FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1144  2812  1418  2215  1836  24  57  29  45  37 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号