EEWORLDEEWORLDEEWORLD

Part Number

Search

PSD934F5A-15JI

Description
256K X 8 FLASH, 27 I/O, PIA-GENERAL PURPOSE, PQFP52
Categorysemiconductor    The embedded processor and controller   
File Size651KB,95 Pages
ManufacturerSTMicroelectronics
Websitehttp://www.st.com/
Download Datasheet Parametric View All

PSD934F5A-15JI Overview

256K X 8 FLASH, 27 I/O, PIA-GENERAL PURPOSE, PQFP52

PSD934F5A-15JI Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals52
Maximum operating temperature70 Cel
Minimum operating temperature0.0 Cel
Maximum supply/operating voltage3.6 V
Minimum supply/operating voltage3 V
Rated supply voltage3.3 V
Number of input and output buses27
Processing package descriptionPlastic, Quad Flat Package-52
Lead-freeYes
EU RoHS regulationsYes
stateDISCONTINUED
packaging shapeSQUARE
Package SizeFLATPACK
surface mountYes
Terminal formGULL WING
Terminal spacing0.6500 mm
terminal coatingMATTE Tin
Terminal locationFour
Packaging MaterialsPlastic/Epoxy
Temperature levelCOMMERCIAL
Microprocessor typeUniversal PIA
Number of ports3
PSD834F2V
Flash PSD, 3.3V Supply, for 8-bit MCUs
2 Mbit + 256 Kbit Dual Flash Memories and 64 Kbit SRAM
PRELIMINARY DATA
FEATURES SUMMARY
s
FLASH IN-SYSTEM PROGRAMMABLE (ISP)
PERIPHERAL FOR 8-BIT MCUs
s
3.3 V±10% SINGLE SUPPLY VOLTAGE
s
2 MBIT OF PRIMARY FLASH MEMORY (8
UNIFORM SECTORS, 32K x 8)
s
256 KBIT SECONDARY FLASH MEMORY (4
UNIFORM SECTORS)
s
64 KBIT OF BATTERY-BACKED SRAM
s
OVER 3,000 GATES OF PLD: DPLD and CPLD
s
27 RECONFIGURABLE I/O PORTS
s
ENHANCED JTAG SERIAL PORT
s
PROGRAMMABLE POWER MANAGEMENT
s
HIGH ENDURANCE:
– 100,000 Erase/WRITE Cycles of Flash
Memory
– 1,000 Erase/WRITE Cycles of PLD
Figure 1. Packages
PQFP52 (M)
PLCC52 (J)
November 2003
This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.
Rev. 2.0
1/95
What exactly is the difference between IBUFDS and IBUFGDS
The following is the information I got from the Xilinx official forumThe definitions of the two refer to the following descriptions: IBUFDS: This design element is an input buffer that supports low-vo...
heningbo FPGA/CPLD
When modelsim simulates verilog, it reports Missing instance name. What is the reason?
When using modelsim to simulate verilog , I create two .v files nand_2.v and test_ for _nand.v. The compilation is successful. However, when simulating test_for_nand.v, an error is reported: # ** Erro...
eeleader-mcu FPGA/CPLD
PWM output of STM32
) Initialization function definition: void TIM_Configuration(void); //Define TIM initialization function d) Initialization function call: TIM_Configuration(); //TIM initialization function call e) Ini...
ptwhero stm32/stm8
CC4029-4-bit binary decimal up/down counter.rar
This article introduces the CC4029-4-bit binary decimal up/down counter in detail....
rain Analog electronics
In the USB interface experiment, the host computer does not display any information. What is the reason?
When learning the USB interface experiment, I simulated according to the correct steps, but there was no information displayed in the host computer window, as shown in the figureAccording to the data ...
ttxs_2013 DSP and ARM Processors
I took apart a Verifone POS machine pin keyboard and shared it with you.
[size=4]I saw someone selling a Verifone POS machine for 8 yuan, so I bought it right away. I took it apart for fun. There was a screen inside, which should be 12832. I will not deal with it for now a...
strong161 Making friends through disassembly

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 493  2342  2590  1572  48  10  48  53  32  1 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号