EEWORLDEEWORLDEEWORLD

Part Number

Search

PSD934F4A-90J

Description
256K X 8 FLASH, 27 I/O, PIA-GENERAL PURPOSE, PQFP52
Categorysemiconductor    The embedded processor and controller   
File Size651KB,95 Pages
ManufacturerSTMicroelectronics
Websitehttp://www.st.com/
Download Datasheet Parametric View All

PSD934F4A-90J Overview

256K X 8 FLASH, 27 I/O, PIA-GENERAL PURPOSE, PQFP52

PSD934F4A-90J Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals52
Maximum operating temperature70 Cel
Minimum operating temperature0.0 Cel
Maximum supply/operating voltage3.6 V
Minimum supply/operating voltage3 V
Rated supply voltage3.3 V
Number of input and output buses27
Processing package descriptionPlastic, Quad Flat Package-52
Lead-freeYes
EU RoHS regulationsYes
stateDISCONTINUED
packaging shapeSQUARE
Package SizeFLATPACK
surface mountYes
Terminal formGULL WING
Terminal spacing0.6500 mm
terminal coatingMATTE Tin
Terminal locationFour
Packaging MaterialsPlastic/Epoxy
Temperature levelCOMMERCIAL
Microprocessor typeUniversal PIA
Number of ports3
PSD834F2V
Flash PSD, 3.3V Supply, for 8-bit MCUs
2 Mbit + 256 Kbit Dual Flash Memories and 64 Kbit SRAM
PRELIMINARY DATA
FEATURES SUMMARY
s
FLASH IN-SYSTEM PROGRAMMABLE (ISP)
PERIPHERAL FOR 8-BIT MCUs
s
3.3 V±10% SINGLE SUPPLY VOLTAGE
s
2 MBIT OF PRIMARY FLASH MEMORY (8
UNIFORM SECTORS, 32K x 8)
s
256 KBIT SECONDARY FLASH MEMORY (4
UNIFORM SECTORS)
s
64 KBIT OF BATTERY-BACKED SRAM
s
OVER 3,000 GATES OF PLD: DPLD and CPLD
s
27 RECONFIGURABLE I/O PORTS
s
ENHANCED JTAG SERIAL PORT
s
PROGRAMMABLE POWER MANAGEMENT
s
HIGH ENDURANCE:
– 100,000 Erase/WRITE Cycles of Flash
Memory
– 1,000 Erase/WRITE Cycles of PLD
Figure 1. Packages
PQFP52 (M)
PLCC52 (J)
November 2003
This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.
Rev. 2.0
1/95
[TI's First Low Power Design Competition] Add AT command analysis to LaunchPad
For relevant codes and introductions, please refer to my previous post. Here I just briefly explain the modifications and a test AT command. Of course, the AT echo part is not done here, and it is ech...
lyzhangxiang Microcontroller MCU
Several issues in FPGA learning
1. Basic issues The basis of FPGA is digital circuits and HDL language. For those who want to learn FPGA well, it is recommended to have a book on digital circuits by your bedside, no matter which ver...
sairvee FPGA/CPLD
What is the function of the TCP datagram header data offset parameter? I have read a lot of information but have not seen its usage.
Excuse me 1. The TCP datagram header is shown in Figure 1 below. What is the function of the data offset parameter? I have read a lot of information but have not seen its usage. How do I use it? 2. In...
深圳小花 Embedded System
STM32 timer interrupt
I would like to ask what the count in the program in the figure means. I don’t understand it and don’t know how to set it. Thank you very much...
zhuuu stm32/stm8
ADI Laboratory Circuits e-book 1 English version
[align=left]CFTL eBook 1 english version[/align][align=left][url=https://www.box.com/s/w9hc4egwwqe8x27ljm11][color=#800080]https://www.box.com/s/w9hc4egwwqe8x27ljm11[/color][/url][/align]...
EEWORLD社区 ADI Reference Circuit
Show the design plan + Uncle Mario can run better on F4
Previously, I started porting InfoNes to the M4 board in another section, which happened to be used on this board. The board is not back yet, so I have to think about it first (otherwise I will forget...
sjtitr stm32/stm8

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2310  2177  2710  2210  2734  47  44  55  45  56 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号