EEWORLDEEWORLDEEWORLD

Part Number

Search

PSD934F2V-90MIT

Description
256K X 8 FLASH, 27 I/O, PIA-GENERAL PURPOSE, PQFP52
Categorysemiconductor    The embedded processor and controller   
File Size651KB,95 Pages
ManufacturerSTMicroelectronics
Websitehttp://www.st.com/
Download Datasheet Parametric View All

PSD934F2V-90MIT Overview

256K X 8 FLASH, 27 I/O, PIA-GENERAL PURPOSE, PQFP52

PSD934F2V-90MIT Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals52
Maximum operating temperature70 Cel
Minimum operating temperature0.0 Cel
Maximum supply/operating voltage3.6 V
Minimum supply/operating voltage3 V
Rated supply voltage3.3 V
Number of input and output buses27
Processing package descriptionPlastic, Quad Flat Package-52
Lead-freeYes
EU RoHS regulationsYes
stateDISCONTINUED
packaging shapeSQUARE
Package SizeFLATPACK
surface mountYes
Terminal formGULL WING
Terminal spacing0.6500 mm
terminal coatingMATTE Tin
Terminal locationFour
Packaging MaterialsPlastic/Epoxy
Temperature levelCOMMERCIAL
Microprocessor typeUniversal PIA
Number of ports3
PSD834F2V
Flash PSD, 3.3V Supply, for 8-bit MCUs
2 Mbit + 256 Kbit Dual Flash Memories and 64 Kbit SRAM
PRELIMINARY DATA
FEATURES SUMMARY
s
FLASH IN-SYSTEM PROGRAMMABLE (ISP)
PERIPHERAL FOR 8-BIT MCUs
s
3.3 V±10% SINGLE SUPPLY VOLTAGE
s
2 MBIT OF PRIMARY FLASH MEMORY (8
UNIFORM SECTORS, 32K x 8)
s
256 KBIT SECONDARY FLASH MEMORY (4
UNIFORM SECTORS)
s
64 KBIT OF BATTERY-BACKED SRAM
s
OVER 3,000 GATES OF PLD: DPLD and CPLD
s
27 RECONFIGURABLE I/O PORTS
s
ENHANCED JTAG SERIAL PORT
s
PROGRAMMABLE POWER MANAGEMENT
s
HIGH ENDURANCE:
– 100,000 Erase/WRITE Cycles of Flash
Memory
– 1,000 Erase/WRITE Cycles of PLD
Figure 1. Packages
PQFP52 (M)
PLCC52 (J)
November 2003
This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.
Rev. 2.0
1/95
Analog Electronics
Simulated electronic e-book, please download it quickly if you need it, and remember to give it a thumbs up after you download it :)...
很坏 Analog electronics
C6000 board development and debugging experience sharing
I recently made a C6711 board, and encountered many problems during the debugging process. Now I will talk about my personal experience. At the beginning, the DSP board could not connect to the emulat...
bolibo123 DSP and ARM Processors
EEWORLD University - Deeply understand the isolation driver transient common mode noise suppression and its characteristics
In-depth understanding of isolation driver transient common-mode noise suppression and its characteristics : https://training.eeworld.com.cn/course/4452...
hi5 Power technology
Prizes received
I also forgot about that event. I confirmed the information half a month ago. Now I have received the prize. I am very happy. Logitech wireless mousehas TI logo. Compared with Thinkpad, Logitech's is ...
suoma Talking
Some experience in learning FPGA
I started learning FPGA last year. I had been working on DSP before, but because of the needs of the project, only FPGA can solve the problem in an application, so I bit the bullet and started to stud...
unbj FPGA/CPLD
Internal processing mechanism of interrupt priority
How does the AVR microcontroller handle the priority of interrupts? It must be handled sequentially. So when an interrupt is captured, 1. Will it go back to check if there is an interrupt with a highe...
turbogears Microchip MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2191  1976  1524  62  2134  45  40  31  2  43 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号