EEWORLDEEWORLDEEWORLD

Part Number

Search

PSD913220MT

Description
256K X 8 FLASH, 27 I/O, PIA-GENERAL PURPOSE, PQFP52
Categorysemiconductor    The embedded processor and controller   
File Size651KB,95 Pages
ManufacturerSTMicroelectronics
Websitehttp://www.st.com/
Download Datasheet Parametric View All

PSD913220MT Overview

256K X 8 FLASH, 27 I/O, PIA-GENERAL PURPOSE, PQFP52

PSD913220MT Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals52
Maximum operating temperature70 Cel
Minimum operating temperature0.0 Cel
Maximum supply/operating voltage3.6 V
Minimum supply/operating voltage3 V
Rated supply voltage3.3 V
Number of input and output buses27
Processing package descriptionPlastic, Quad Flat Package-52
Lead-freeYes
EU RoHS regulationsYes
stateDISCONTINUED
packaging shapeSQUARE
Package SizeFLATPACK
surface mountYes
Terminal formGULL WING
Terminal spacing0.6500 mm
terminal coatingMATTE Tin
Terminal locationFour
Packaging MaterialsPlastic/Epoxy
Temperature levelCOMMERCIAL
Microprocessor typeUniversal PIA
Number of ports3
PSD834F2V
Flash PSD, 3.3V Supply, for 8-bit MCUs
2 Mbit + 256 Kbit Dual Flash Memories and 64 Kbit SRAM
PRELIMINARY DATA
FEATURES SUMMARY
s
FLASH IN-SYSTEM PROGRAMMABLE (ISP)
PERIPHERAL FOR 8-BIT MCUs
s
3.3 V±10% SINGLE SUPPLY VOLTAGE
s
2 MBIT OF PRIMARY FLASH MEMORY (8
UNIFORM SECTORS, 32K x 8)
s
256 KBIT SECONDARY FLASH MEMORY (4
UNIFORM SECTORS)
s
64 KBIT OF BATTERY-BACKED SRAM
s
OVER 3,000 GATES OF PLD: DPLD and CPLD
s
27 RECONFIGURABLE I/O PORTS
s
ENHANCED JTAG SERIAL PORT
s
PROGRAMMABLE POWER MANAGEMENT
s
HIGH ENDURANCE:
– 100,000 Erase/WRITE Cycles of Flash
Memory
– 1,000 Erase/WRITE Cycles of PLD
Figure 1. Packages
PQFP52 (M)
PLCC52 (J)
November 2003
This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.
Rev. 2.0
1/95
How can I get an accurate 96k Hz output signal using a 50 MHz input clock?
How can I get an accurate 96k Hz output signal using a 50 MHz input clock?...
Grizabella FPGA/CPLD
Can you explain the differences between the various technologies currently used in televisions?
[i=s]This post was last edited by Dark Flame on 2016-2-3 01:22[/i] I want to buy a TV recently, but I don't know much about the new technologies, so I want to do some research first. I checked and it ...
黑暗火焰 Mobile and portable
Datasheet block diagram
I have watched the step-by-step teaching videos of 2812 for a few days. I would like to ask how the seniors understand the various block diagrams on the datasheet....
cxw111 Microcontroller MCU
Someone bought a finished dual-port 4G to WiFi wireless router motherboard and asked for the source code. Has anyone encountered the same type?
I am an engineer working at Bojing Network. The 4G to WiFi wireless router motherboard with dual network ports is a solution motherboard that our company has developed and produced through software an...
沉迷物联网WiFi的小哥 Talking
Multi-level logic clock
When the combinational logic that generates the gated clock exceeds one level (that is, more than a single AND or OR gate), it becomes difficult to verify the reliability of the design project. Even i...
songbo FPGA/CPLD
ARM9 and WAVECOM
I am using a MINI2440 learning board. Now I am connecting the wavecom module and ARM with a serial port. There is no response when sending AT commands on the serial port assistant of the arm. However,...
nuaajiang ARM Technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 329  2551  1676  2807  2478  7  52  34  57  50 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号