EEWORLDEEWORLDEEWORLD

Part Number

Search

MPC8572E

Description
PowerQUICC® III processor with DDR2/3, pattern matching engine, PCI Express®
File Size2MB,141 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Download Datasheet View All

MPC8572E Overview

PowerQUICC® III processor with DDR2/3, pattern matching engine, PCI Express®

NXP Semiconductors
Technical Data
Document Number: MPC8572EEC
Rev. 7, 03/2016
MPC8572E PowerQUICC III
Integrated Processor
Hardware Specifications
1
Overview
Contents
Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . 10
Power Characteristics . . . . . . . . . . . . . . . . . . . . . . . . 15
Input Clocks . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
RESET Initialization . . . . . . . . . . . . . . . . . . . . . . . . . 18
DDR2 and DDR3 SDRAM Controller . . . . . . . . . . . 19
DUART . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
Ethernet: Enhanced Three-Speed Ethernet (eTSEC) 28
Ethernet Management Interface
Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . 50
Local Bus Controller (eLBC) . . . . . . . . . . . . . . . . . . 53
Programmable Interrupt Controller . . . . . . . . . . . . . 65
JTAG . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 65
I
2
C . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 67
GPIO . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 70
High-Speed Serial Interfaces (HSSI) . . . . . . . . . . . . 72
PCI Express . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 83
Serial RapidIO . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 91
Package Description . . . . . . . . . . . . . . . . . . . . . . . . 101
Clocking . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 120
Thermal . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 125
System Design Information . . . . . . . . . . . . . . . . . . 127
Ordering Information . . . . . . . . . . . . . . . . . . . . . . . 137
Document Revision History . . . . . . . . . . . . . . . . . . 139
This section provides a high-level overview of the features
of the MPC8572E processor.
Figure 1
shows the major
functional units within the MPC8572E.
1.1
Key Features
1.
2.
3.
4.
5.
6.
7.
8.
9.
10.
11.
12.
13.
14.
15.
16.
17.
18.
19.
20.
21.
22.
23.
The following list provides an overview of the MPC8572E
feature set:
• Two high-performance, 32-bit, Book E-enhanced
cores that implement the Power Architecture
®
technology:
— Each core is identical to the core within the
MPC8572E processor.
— 32-Kbyte L1 instruction cache and 32-Kbyte L1
data cache with parity protection. Caches can be
locked entirely or on a per-line basis, with
separate locking for instructions and data.
— Signal-processing engine (SPE) APU (auxiliary
processing unit). Provides an extensive
instruction set for vector (64-bit) integer and
fractional operations. These instructions use both
NXP reserves the right to change the detail specifications as may be required to permit improvements in
the design of its products.
© 2008-2011, 2014, 2016 NXP B.V.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 578  1419  427  1438  861  12  29  9  18  51 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号