EEWORLDEEWORLDEEWORLD

Part Number

Search

PEEL18LV8ZJ-35L

Description
CMOS Programmable Electrically Erasable Logic Device
File Size259KB,10 Pages
ManufacturerAnachip
Websitehttp://www.anachip.com/
Download Datasheet View All

PEEL18LV8ZJ-35L Overview

CMOS Programmable Electrically Erasable Logic Device

PEEL™ 18LV8Z-25 / I-35
CMOS Programmable Electrically Erasable Logic Device
Features
Low Voltage, Ultra Low Power Operation
- Vcc = 2.7 to 3.6 V
- Icc = 5 µA (typical) at standby
- Icc = 1.5 mA (typical) at 1 MHz
- Meets JEDEC LV Interface Spec (JEDSD8-A)
- 5 Volts tolerant inputs and I/O’s
CMOS Electrically Erasable Technology
- Superior factory testing
- Reprogrammable in plastic package
- Reduces retrofit and development costs
Application Versatility
- Replaces random logic
- Super set of standard PLDs
- Pin and JEDEC compatible with 16V8
- Ideal for battery powered systems
- Replaces expensive oscillators
Architectural Flexibility
- Enhanced architecture fits in more logic
- 113 product terms x 36 input AND array
- 10 inputs and 8 I/O pins
- 12 possible macrocell configurations
- Asynchronous clear, Synchronous preset
- Independent output enables
- Programmable clock; pin 1 or p-term
- Programmable clock polarity
- 20 Pin DIP/SOIC/TSSOP and PLCC
- Schmitt triggers on clock and data inputs
Schmitt Trigger Inputs
- Eliminates external Schmitt trigger devices
- Ideal for encoder designs
General Description
The PEEL18LV8Z is a Programmable Electrically Erasable
Logic (PEEL) SPLD (Simple Programmable Logic Device)
that operates over the supply voltage range of 2.7V-3.6V
and features ultra-low, automatic "zero" power-down
operation. The PEEL18LV8Z is logically and functionally
similar to Anachip's 5V PEEL18CV8 and PEEL18CV8Z.
The "zero power" (25
µA
max. Icc) power-down mode
makes the PEEL18LV8Z ideal for a broad range of battery-
powered portable equipment applications, from hand-held
meters to PCMCIA modems. EE-reprogrammability
provides both the convenience of fast reprogramming for
product development and quick product personalization in
manufacturing, including Engineering Change Orders.
The differences between the PEEL18LV8Z and
PEEL18CV8 include the addition of programmable clock
polarity, p-term clock, and Schmitt trigger input buffers on
all inputs, including the clock. Schmitt trigger inputs allow
direct input of slow or noisy signals.
Like the PEEL18CV8, the PEEL18LV8Z is a logical
superset of the industry standard PAL16V8 SPLD. The
PEEL18LV8Z provides additional architectural features that
allow more logic to be incorporated into the design.
Anachip's JEDEC file translator allows easy conversion of
existing 20 pin PLD designs to the PEEL18LV8Z
architecture without the need for redesign. The
PEEL18LV8Z architecture allows it to replace over twenty
standard 20-pin DIP, SOIC, TSSOP and PLCC packages.
C LK MU X (Optional)
I/CLK1
I
I
I
I
I
I
I
I
GND
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
V
CC
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I
I/CLK1
I
I
I
I
I
I
I
I
GND
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
V
CC
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I
ª
DIP
I/CLK1
VCC
I/O
I/O
I/O
TSSOP
I/CLK1
3
I
I
I
I
I
4
5
6
7
8
9 10 11 12 13
I
GND
I
I/O
I/O
2
1 20 19
18
17
16
15
14
I/O
I/O
I/O
I/O
I/O
I
I
I
I
I
I
I
I
GND
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
V
CC
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I
PLCC-J
SOIC
Figure 1 - Pin Configuration
Figure 2 - Block Diagram
This datasheet contains new product information. Anachip Corp. reserves the rights to modify the product specification without notice. No liability is assumed as a result of the use of this product. No rights
under any patent accompany the sale of the product.
Rev. 1.0 Dec 16, 2004
1/10
What is the difference between the principles of switching power supply and DC-DC
Below is the schematic diagram of a DC/DC power supply. The voltage of RL can be controlled by adjusting the pulse width of PWM. If the 220V pulsating DC is adjusted through PWM, can the DC output vol...
bigbat Power technology
MT8888 can correctly send DTMF signals to TEA1062, and TEA1062 also successfully drives DTMF to the telephone line, but the dialing is unsuccessful and there is no prompt tone.
I built a board according to the classic telephone circuit, the schematic diagram is shown below. MT8888 is a DTMF transceiver, and TEA1062 is a telephone voice chip with a dialing interface. The TONE...
中流砥拄 Embedded System
Help with the problem that F2802 cannot be run after being burned
I am using the F2802-60 device. The program I wrote runs well when it is simulated in RAM using the emulator and CCS3.3. However, after changing the flash configuration cmd file, compilation and downl...
dorna Microcontroller MCU
Lock-in amplifier intelligent detection system
[p=22, null, left][color=rgb(60, 60, 60)][font=微软雅黑, Tahoma,]1 Overview[/font][/color][/p][p=22, null, left][color=rgb(60, 60, 60)][font=微软雅黑, Tahoma,] In order to reduce the tedious process of manual...
qwqwqw2088 Analogue and Mixed Signal
Ask a question about spi, urgent!!
Our project is to do an embedded simulation. When I read the SPI manual of s3c2410, I don't understand the following questions. I would be grateful if any expert can give me some advice! ! Here are th...
mcd511786450 Embedded System
The computer is incredibly slow to respond
My computer was shut down several times due to power outages. As a result, it was very slow when I turned it on in the afternoon. It took more than ten minutes to boot up. I couldn't open it with anti...
SONGQY Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2642  1921  2535  22  2337  54  39  52  1  48 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号