EEWORLDEEWORLDEEWORLD

Part Number

Search

P4C174-8CM

Description
HIGH SPEED 8K x 8 CACHE TAG STATIC RAM
File Size279KB,12 Pages
ManufacturerPyramid Semiconductor Corporation
Websitehttp://www.pyramidsemiconductor.com/
Download Datasheet View All

P4C174-8CM Overview

HIGH SPEED 8K x 8 CACHE TAG STATIC RAM

P4C174
HIGH SPEED 8K x 8
CACHE TAG STATIC RAM
FEATURES
High Speed Address-To-Match - 8 ns Maximum
Access Time
High-Speed Read-Access Time
– 8/10/12/15/20/25 ns (Commercial)
– 15/20/25 ns (Military)
Open Drain MATCH Output
Reset Function
8-Bit Tag Comparison Logic
Automatic Powerdown During Long Cycles
Data Retention at 2V for Battery Backup
Operation
Advanced CMOS Technology
Low Power Operation
Package Styles Available
— 28 Pin 300 mil DIP
— 28 Pin 300 mil Plastic SOJ
Single Power Supply
— 5V±10%
DESCRIPTION
The P4C174 is a 65,536 bit high speed cache tag static
RAM organized as 8K x 8. The CMOS memory has equal
access and cycle times. Inputs are fully TTL-compatible.
The cache tag RAMs operate from a single 5V±10%
power supply. An 8-bit data comparator with a MATCH
output is included for use as an address tag comparator
in high speed cache applications. The reset function
provides the capability to reset all memory locations to a
LOW level.
The MATCH output of the P4C174 reflects the compari-
son result between the 8-bit data on the I/O pins and
the addressed memory location. 8K Cache lines can be
mapped into 1M-Byte address spaces by comparing 20
address bits organized as 13-line address bits and 7-
page address bits.
Low power operation of the P4C174 is enhanced by
automatic powerdown when the memory is deselected or
during long cycle times. Also, data retention is main-
tained down to V
CC
= 2.0. Typical battery backup appli-
cations consume only 30
µ
W at V
CC
=
3.0V.
FUNCTIONAL BLOCK DIAGRAM
PIN CONFIGURATION
DIP (C5, P5), SOJ (J5)
Document #
SRAM118
REV C
1
Revised August 2006
ADC and DAC
ADC and DAC...
lorant Analogue and Mixed Signal
vxworks cannot be started, please help
The compilation has passed and generated vxworks files. I loaded vxworks through the network port. I observed through the serial port debugging assistant that it ran to starting but nothing happened. ...
dennis1988 Real-time operating system RTOS
About Altera calling modelsim simulation
M-sequence generation module Mxulie(clk,rst,mout);input clk;input rst;output mout;reg mout;reg[3:0] temp; always @(posedge clk or negedge rst)beginif(!rst)begintemp=4'b1111;mout=1'b0;endelsebeginmout=...
phdwong FPGA/CPLD
ESP8266 module mobile phone and computer network debugging assistant
The usage of the ESP8266 module mobile phone and computer network debugging assistant is relatively simple, as shown in the following interface: Computer: Determine the "protocol type", "IP address" a...
最爱可乐 51mcu
Ringing phenomenon of flyback DCM
When simulating a flyback DCM, I found that VD has a ringing phenomenon. What is the reason? Compare the following two figures to see if you can understand it; The first figure is taken from someone e...
czf0408 LED Zone
About Memory
[i=s]This post was last edited by 574433742 on 2015-9-14 12:01[/i] [size=4][color=#ff0000][b]The following content is just my serious nonsense, pure YY[/b][/color][/size]{:1_104:} Based on our current...
574433742 Talking

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 663  1236  1658  2813  503  14  25  34  57  11 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号