EEWORLDEEWORLDEEWORLD

Part Number

Search

BU-65171V2-380

Description
Micro Peripheral IC,
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size365KB,46 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

BU-65171V2-380 Overview

Micro Peripheral IC,

BU-65171V2-380 Parametric

Parameter NameAttribute value
Objectid107317964
package instruction,
Reach Compliance Codecompliant
BU-65170/61580 AND BU-61585
MIL-STD-1553A/B NOTICE 2 RT
AND BC/RT/MT, ADVANCED
COMMUNICATION ENGINE (ACE)
Make sure the next
Card you purchase
has...
®
FEATURES
Fully Integrated MIL-STD-1553
Interface Terminal
Flexible Processor/Memory Interface
Standard 4K x 16 RAM and Optional
12K x 16 or 8K x 17 RAM Available
Optional RAM Parity Generation/
Checking
Automatic BC Retries
Programmable BC Gap Times
BC Frame Auto-Repeat
Flexible RT Data Buffering
Programmable
I
llegalization
DESCRIPTION
DDC's BU-65170, BU-61580 and BU-61585 Bus Controller / Remote
Terminal / Monitor Terminal (BC/RT/MT) Advanced Communication
Engine (ACE) terminals comprise a complete integrated interface
between a host processor and a MIL-STD-1553 A and B or STANAG
3838 bus.
The ACE series is packaged in a 1.9 -square-inch, 70-pin, low-profile,
cofired MultiChip Module (MCM) ceramic package that is well suited
for applications with stringent height requirements.
The BU-61585 ACE integrates dual transceiver, protocol, memory
management, processor interface logic, and a total of 12K words of
RAM in a choice of DIP or flat pack packages. The BU-61585 requires
+5 V power and either -15 V or -12 V power.
The BU-61585 internal RAM can be configured as 12K x 16 or 8K x
17. The 8K x 17 RAM feature provides capability for memory integri-
ty checking by implementing RAM parity generation and verification
on all accesses. To minimize board space and “glue” logic, the ACE
provides ultimate flexibility in interfacing to a host processor and inter-
nal/external RAM.
The advanced functional architecture of the ACE terminals provides
software compatibility to DDC's Advanced Integrated Multiplexer
(AIM) series hybrids, while incorporating a multiplicity of architectural
enhancements. It allows flexible operation while off-loading the host
processor, ensuring data sample consistency, and supports bulk data
transfers.The ACE hybrids may be operated at either 12 or 16 MHz.
Wire bond options allow for programmable RT address (hardwired is
standard) and external transmitter inhibit inputs.
Selective Message Monitor
Simultaneous RT/Monitor Mode
FOR MORE INFORMATION CONTACT:
Data Device Corporation
105 Wilbur Place
Bohemia, New York 11716
631-567-5600 Fax: 631-567-7358
www.ddc-web.com
Technical Support:
1-800-DDC-5757 ext. 7771
All trademarks are the property of their respective owners.
©
1992, 1999 Data Device Corporation
Graduation Project on Simulation Research of Switched Reluctance Speed Control Motor
I am going to study the simulation of the switched reluctance speed regulating motor for my graduation project. Please help me. Please provide some information....
chenying71 Embedded System
How should we calculate the attenuation or approximate loss caused by the atmosphere on RX reception?
When I use the RX receiving module to receive the 433.92MHz signal transmitted by TX, I find that the strength of the signal received and the distance at which the signal can be received vary greatly ...
mark245 Test/Measurement
Analog Knowledge ABCs: What is an Instrumentation Amplifier?
[i=s]This post was last edited by dontium on 2015-1-23 11:40[/i] Analog Knowledge ABC: What is an instrumentation amplifier?...
qwqwqw2088 Analogue and Mixed Signal
Today I worked on AVR's TWI master-slave communication, and wrote a simple example program that is easy for novices to understand.
[size=2]We have engineer-level programs, and I believe that many people cannot understand them. I have shown them to others. This time I wrote a novice-level AVR TWI program to help learners understan...
呱呱 Microchip MCU
Problems with ramdisk expansion
EXT2-fs: Magic mismatch, very weird! I changed the default size of 4096 to 6144K in uclinux. I generated ramdisk6144.img with mkrd file and made... As a result, when I started the ramdisk, an error oc...
4543464 Embedded System
[Design Tools] 5-hour FPGA PCIE design tutorial for beginners
In recent years, as FPGAs have become increasingly powerful, many high-speed designs have begun to use FPGAs to implement high-speed serial protocols such as PCIE. RD products need to be considered fr...
GONGHCU FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 705  2917  1854  2879  2262  15  59  38  58  46 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号