EEWORLDEEWORLDEEWORLD

Part Number

Search

NT5DS32M8AT-7K

Description
256Mb Double Data Rate SDRAM
File Size1MB,78 Pages
ManufacturerETC
Download Datasheet View All

NT5DS32M8AT-7K Overview

256Mb Double Data Rate SDRAM

NT5DS64M4AT NT5DS64M4AW
NT5DS32M8AT NT5DS32M8AW
256Mb Double Data Rate SDRAM
Features
CAS Latency and Frequency
Maximum Operating Frequency (MHz)*
CAS Latency
DDR266A
DDR266B
DDR200
(-7K)
(-75B)
(-8B)
2
133
100
100
2.5
143
133
125
* Values are nominal (exact tCK should be used).
• Double data rate architecture: two data transfers per
clock cycle
• Bidirectional data strobe (DQS) is transmitted and
received with data, to be used in capturing data at the
receiver
• DQS is edge-aligned with data for reads and is center-
aligned with data for writes
• Differential clock inputs (CK and CK)
Four internal banks for concurrent operation
Data mask (DM) for write data
DLL aligns DQ and DQS transitions with CK transitions
Commands entered on each positive CK edge; data and
data mask referenced to both edges of DQS
Burst lengths: 2, 4, or 8
CAS Latency: 2, 2.5
Auto Precharge option for each burst access
Auto Refresh and Self Refresh Modes
7.8µs Maximum Average Periodic Refresh Interval
2.5V (SSTL_2 compatible) I/O
V
DDQ
= 2.5V
±
0.2V
V
DD
= 2.5V
±
0.2V
-7K parts support PC2100 modules.
-75B parts support PC2100 modules
-8B parts support PC1600 modules
Description
The 256Mb DDR SDRAM is a high-speed CMOS, dynamic
random-access memory containing 268,435,456 bits. It is
internally configured as a quad-bank DRAM.
The 256Mb DDR SDRAM uses a double-data-rate architec-
ture to achieve high-speed operation. The double data rate
architecture is essentially a
2n
prefetch architecture with an
interface designed to transfer two data words per clock cycle
at the I/O pins. A single read or write access for the 256Mb
DDR SDRAM effectively consists of a single
2n-bit
wide, one
clock cycle data transfer at the internal DRAM core and two
corresponding n-bit wide, one-half-clock-cycle data transfers
at the I/O pins.
A bidirectional data strobe (DQS) is transmitted externally,
along with data, for use in data capture at the receiver. DQS
is a strobe transmitted by the DDR SDRAM during Reads
and by the memory controller during Writes. DQS is edge-
aligned with data for Reads and center-aligned with data for
Writes.
The 256Mb DDR SDRAM operates from a differential clock
(CK and CK; the crossing of CK going high and CK going
LOW is referred to as the positive edge of CK). Commands
(address and control signals) are registered at every positive
edge of CK. Input data is registered on both edges of DQS,
and output data is referenced to both edges of DQS, as well
as to both edges of CK.
Read and write accesses to the DDR SDRAM are burst ori-
ented; accesses start at a selected location and continue for
a programmed number of locations in a programmed
sequence. Accesses begin with the registration of an Active
command, which is then followed by a Read or Write com-
mand. The address bits registered coincident with the Active
command are used to select the bank and row to be
accessed. The address bits registered coincident with the
Read or Write command are used to select the bank and the
starting column location for the burst access.
The DDR SDRAM provides for programmable Read or Write
burst lengths of 2, 4 or 8 locations. An Auto Precharge func-
tion may be enabled to provide a self-timed row precharge
that is initiated at the end of the burst access.
As with standard SDRAMs, the pipelined, multibank architec-
ture of DDR SDRAMs allows for concurrent operation,
thereby providing high effective bandwidth by hiding row pre-
charge and activation time.
An auto refresh mode is provided along with a power-saving
power-down mode. All inputs are compatible with the JEDEC
Standard for SSTL_2. All outputs are SSTL_2, Class II com-
patible.
The functionality described and the timing specifications
included in this data sheet are for the DLL Enabled mode
of operation.
REV 1.1
12/2001
1
©
NANYA TECHNOLOGY CORP
. All rights reserved.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
[Help and discussion] Some grounding issues!
1. Is it better to have a single point grounding around the crystal oscillator, or does it not matter if there are multiple points? In the circuit I laid out, there are several capacitors of the VIDEO...
iTsmy MCU
Problems with porting cs8900 driver to s3c2410
I followed the "cs8900a driver porting notes" and succeeded on 2.6.14. I copied it to 2.6.22 and it didn't compile. It always says that there is a problem with the file_operations structure definition...
战国吴起 Embedded System
Learning simulation + "Operational Amplifier Noise Optimization Handbook" reading notes NO.3
[i=s]This post was last edited by dontium on 2015-1-23 11:11[/i] [align=left][size=5] [font=宋体]Chapter 3 uses a simplest op amp circuit to vividly introduce the calculation of op amp noise, so that yo...
dai277530706 Analogue and Mixed Signal
ICT Testing SMT
ICT Testing SMT The high assembly density of SMT has put traditional testing methods in a dilemma. Conducting testability design at the circuit and SMB (Surface Mount Board) design stage is a method c...
huaqi123 Test/Measurement
Come and see if anyone is shot.
[i=s]This post was last edited by zca123 on 2014-1-13 20:24[/i] {:soso__3669389859068460655_3:} [flash=800,560]http://www.tudou.com/l/mCqz6JL1Rck/&rpid=54789188&resourceId=54789188_04_05_99&iid=183172...
zca123 Talking
Does Cortex M3 support double data type?
Does Cortex M3 support double data type? I use Keil4 to define a double variable. It can be compiled, but I cannot add the variable to the "watch" window for observation. The generated assembly also d...
arrow_02 ARM Technology

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 727  1852  1416  2258  1315  15  38  29  46  27 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号