EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61QDPB42M18B-400M3

Description
DDR SRAM, 2MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, LFBGA-165
Categorystorage    storage   
File Size881KB,33 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Download Datasheet Parametric View All

IS61QDPB42M18B-400M3 Overview

DDR SRAM, 2MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, LFBGA-165

IS61QDPB42M18B-400M3 Parametric

Parameter NameAttribute value
package instructionLBGA,
Reach Compliance Codeunknown
Maximum access time0.45 ns
JESD-30 codeR-PBGA-B165
length17 mm
memory density37748736 bit
Memory IC TypeDDR SRAM
memory width18
Number of functions1
Number of terminals165
word count2097152 words
character code2000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize2MX18
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Maximum seat height1.4 mm
Maximum supply voltage (Vsup)1.89 V
Minimum supply voltage (Vsup)1.71 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width15 mm
Base Number Matches1
IS61QDPB42M18B/B1/B2
IS61QDPB41M36B/B1/B2
2Mx18, 1Mx36
36Mb QUADP (Burst 4) SYNCHRONOUS SRAM
(2.5 Cycle Read Latency)
FEATURES
1Mx36 and 2Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data
valid window.
Separate independent read and write ports with
concurrent read and write operations.
Synchronous pipeline read with late write operation.
Double Data Rate (DDR) interface for read and
write input ports.
2.5 cycle read latency.
Fixed 4-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data Valid Pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output levels.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (B/B1/B2) is to define options.
IS61QDPB41M36B : Don’t care ODT function
and pin connection
IS61QDPB41M36B1 : Option1
IS61QDPB41M36B2 : Option2
Refer to more detail description at page 6 for each
ODT option.
NOVEMBER 2014
DESCRIPTION
The 36Mb IS61QDPB41M36B/B1/B2 and
IS61QDPB42M18B/B1/B2
are synchronous, high-performance CMOS static random
access memory (SRAM) devices.
These SRAMs have separate I/Os, eliminating the need for
high-speed bus turnaround. The rising edge of K clock initiates
the read/write operation, and all internal operations are self-
timed. Refer to the
Timing Reference Diagram for Truth Table
for a description of the basic operations of these QUADP
(Burst of 4) SRAMs.
Read and write addresses are registered on alternating rising
edges of the K clock. Reads and writes are performed in
double data rate.
The following are registered internally on the rising edge of the
K clock:
Read/write address
Read enable
Write enable
Byte writes for burst addresses 1 and 3
Data-in for burst addresses 1 and 3
The following are registered on the rising edge of the K# clock:
Byte writes for burst addresses 2 and 4
Data-in for burst addresses 2 and 4
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after the
write address. The first data-in burst is clocked one cycle later
than the write command signal, and the second burst is timed
to the following rising edge of the K# clock. Two full clock
cycles are required to complete a write operation.
During the burst read operation, the data-outs from the first
and third bursts are updated from output registers of the third
and fourth rising edges of the K# clock (starting 2.5 cycles later
after read command). The data-outs from the second and
fourth bursts are updated with the fourth and fifth rising edges
of the K clock where the read command receives at the first
rising edge of K. Two full clock cycles are required to complete
a read operation.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interfaces.
Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. B
10/14/2014
1
Who has S3C2410 5.0 standard BSP package?
My 2410 5.0 BSP package is transplanted from 4.2. If anyone has S3C2410 5.0 standard BSP package, please send it to my email, 5iminimao@163.com. I will be grateful....
3134162 Embedded System
About a robotic arm
I recently came into contact with a Japanese-made SRC-320 robotic arm, model: EC251C. Since there is no official forum support, there is no detailed information provided by the seller. At present, I h...
My_Faith Industrial Control Electronics
Large integer multiplication
When testing the array operator of a 16-bit chip (32-bit data line), you need to use Visual Studio to write a C program to perform addition, subtraction, multiplication and division operations on larg...
Hellovictoria Embedded System
[Help] Please give me some guidance, how to use the electronic alarm clock (temperature measurement)
I uploaded my picture, please give me some advice, electronic alarm clock (temperature measurement)...
aier MCU
Ratio error, angle error and composite error of electrical sensor
1. Ratio error Ratio error is the error when the electric quantity sensor is used to measure voltage and current. It is caused by the fact that the actual transformation ratio of the electric quantity...
银河电气 Sensor
The bell sounded the signal to "return to work"!
The bell sounded the signal to "restart"!...
yedaochang Talking

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2188  1486  1724  431  1489  45  30  35  9  40 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号